AM29F002BT-120JC Spansion Inc., AM29F002BT-120JC Datasheet - Page 10

no-image

AM29F002BT-120JC

Manufacturer Part Number
AM29F002BT-120JC
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of AM29F002BT-120JC

Cell Type
NOR
Density
2Mb
Access Time (max)
120ns
Interface Type
Parallel
Boot Type
Top
Address Bus
18b
Operating Supply Voltage (typ)
5V
Operating Temp Range
0C to 70C
Package Type
PLCC
Program/erase Volt (typ)
4.5 to 5.5V
Sync/async
Asynchronous
Operating Temperature Classification
Commercial
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Word Size
8b
Number Of Words
256K
Supply Current
30mA
Mounting
Surface Mount
Pin Count
32
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AM29F002BT-120JC
Manufacturer:
AMD
Quantity:
1 484
Part Number:
AM29F002BT-120JC
Manufacturer:
AMD
Quantity:
20 000
DEVICE BUS OPERATIONS
This section describes the requirements and use of the
device bus operations, which are initiated through the
internal command register. The command register
itself does not occupy any addressable memory loca-
tion. The register is composed of latches that store the
commands, along with the address and data informa-
tion needed to execute the command. The contents of
Legend:
L = Logic Low = VIL, H = Logic High = VIH, VID = 12.0 ± 0.5 V, X = Don’t Care, DIN = Data In, DOUT = Data Out, A
Note: See the sections on Sector Group Protection and Temporary Sector Unprotect for more information. This function requires
the RESET# pin and is therefore not available on the Am29F002NB device.
Requirements for Reading Array Data
To read array data from the outputs, the system must
drive the CE# and OE# pins to V
control and selects the device. OE# is the output
control and gates array data to the output pins. WE#
should remain at V
The internal state machine is set for reading array data
upon device power-up, or after a hardware reset. This
ensures that no spurious alteration of the memory
content occurs during the power transition. No
command is necessary in this mode to obtain array
data. Standard microprocessor read cycles that assert
valid addresses on the device address inputs produce
valid data on the device data outputs. The device
remains enabled for read access until the command
register contents are altered.
See “Reading Array Data” for more information. Refer
to the AC Read Operations table for timing specifica-
tions and to the Read Operations Timings diagram for
the timing waveforms. I
table represents the active current specification for
reading array data.
Writing Commands/Command Sequences
To write a command or command sequence (which
includes programming data to the device and erasing
8
Read
Write
CMOS Standby
TTL Standby
Output Disable
Reset (n/a on Am29F002NB)
Temporary Sector Unprotect
(See Note)
Operation
IH
.
CC1
Table 1. Am29F002B/Am29F002NB Device Bus Operations
in the DC Characteristics
IL
. CE# is the power
V
CC
CE#
± 0.5 V
H
X
X
L
L
L
Am29F002B/Am29F002NB
D A T A
OE#
H
X
X
H
X
X
L
S H E E T
WE#
the register serve as inputs to the internal state
machine. The state machine outputs dictate the func-
tion of the device. The appropriate device bus
operations table lists the inputs and control levels
required, and the resulting output. The following sub-
sections describe each of these operations in further
detail.
sectors of memory), the system must drive WE# and
CE# to V
An erase operation can erase one sector, multiple sec-
tors, or the entire device. The Sector Address Tables
indicate the address space that each sector occupies.
A “sector address” consists of the address bits required
to uniquely select a sector. See the Command Defini-
tions section for details on erasing a sector or the entire
chip, or suspending/resuming the erase operation.
After the system writes the autoselect command
sequence, the device enters the autoselect mode. The
system can then read autoselect codes from the
internal register (which is separate from the memory
array) on DQ7–DQ0. Standard read cycle timings apply
in this mode. Refer to the “Autoselect Mode” and
Autoselect Command Sequence sections for more
information.
I
active current specification for the write mode. The “AC
Characteristics” section contains timing specification
tables and timing diagrams for write operations.
Program and Erase Operation Status
During an erase or program operation, the system may
check the status of the operation by reading the status
bits on DQ7–DQ0. Standard read cycle timings and I
read specifications apply. Refer to “Write Operation
H
X
X
H
X
X
L
CC2
in the DC Characteristics table represents the
(n/a Am29F002NB)
IL
, and OE# to V
RESET#
V
H
H
H
H
H
L
ID
IH
.
A0–A17
21527D5 November 1, 2006
A
A
X
X
X
X
X
IN
IN
IN
DQ0–DQ7
= Address In
High-Z
High-Z
High-Z
High-Z
D
D
OUT
X
IN
CC

Related parts for AM29F002BT-120JC