GAL16V8D-10LP Lattice, GAL16V8D-10LP Datasheet - Page 7

no-image

GAL16V8D-10LP

Manufacturer Part Number
GAL16V8D-10LP
Description
SPLD - Simple Programmable Logic Devices 5V 16 I/O
Manufacturer
Lattice
Datasheet

Specifications of GAL16V8D-10LP

Logic Family
GAL
Number Of Macrocells
8
Maximum Operating Frequency
83.3 MHz
Number Of Programmable I/os
8
Delay Time
10 ns
Operating Supply Voltage
5 V
Supply Current
115 mA
Maximum Operating Temperature
+ 75 C
Minimum Operating Temperature
0 C
Package / Case
PDIP-20
Mounting Style
Through Hole
Number Of Product Terms Per Macro
8
Supply Voltage (max)
5.25 V
Supply Voltage (min)
4.75 V
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GAL16V8D-10LP
Quantity:
6 223
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
45 217
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
1 000
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
1 000
Part Number:
GAL16V8D-10LP
Manufacturer:
LATTICE
Quantity:
20 000
Company:
Part Number:
GAL16V8D-10LP
Quantity:
140
Part Number:
GAL16V8D-10LPN
Manufacturer:
SIEMENS
Quantity:
6 700
Part Number:
GAL16V8D-10LPN
Manufacturer:
LAT
Quantity:
6 000
In the Registered mode, macrocells are configured as dedicated
registered outputs or as I/O functions.
Architecture configurations available in this mode are similar to the
common 16R8 and 16RP4 devices with various permutations of
polarity, I/O and register placement.
All registered macrocells share common clock and output enable
control pins. Any macrocell can be configured as registered or I/
O. Up to eight registers or up to eight I/O's are possible in this mode.
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
Registered Mode
OE
CLK
XOR
XOR
D
Q
Q
5
Dedicated input or output functions can be implemented as sub-
sets of the I/O function.
Registered outputs have eight product terms per output. I/O's have
seven product terms per output.
The JEDEC fuse numbers, including the User Electronic Signature
(UES) fuses and the Product Term Disable (PTD) fuses, are shown
on the logic diagram on the following page.
Registered Configuration for Registered Mode
Combinatorial Configuration for Registered Mode
- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=0 defines this output configuration.
- Pin 1 controls common CLK for the registered outputs.
- Pin 11 controls common OE for the registered outputs.
- Pin 1 & Pin 11 are permanently configured as CLK &
- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1 defines this output configuration.
- Pin 1 & Pin 11 are permanently configured as CLK &
OE for registered output configuration.
OE for registered output configuration.
Specifications GAL16V8

Related parts for GAL16V8D-10LP