GAL22V10D-15LP Lattice, GAL22V10D-15LP Datasheet - Page 16

no-image

GAL22V10D-15LP

Manufacturer Part Number
GAL22V10D-15LP
Description
SPLD - Simple Programmable Logic Devices 5V 22 I/O
Manufacturer
Lattice
Datasheet

Specifications of GAL22V10D-15LP

Logic Family
GAL
Number Of Macrocells
10
Maximum Operating Frequency
83.3 MHz
Number Of Programmable I/os
10
Delay Time
15 ns
Operating Supply Voltage
5 V
Supply Current
90 mA
Maximum Operating Temperature
+ 75 C
Minimum Operating Temperature
0 C
Package / Case
PDIP-24
Mounting Style
Through Hole
Supply Voltage (max)
5.25 V
Supply Voltage (min)
4.75 V
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GAL22V10D-15LP
Manufacturer:
LATTICE
Quantity:
10 920
Part Number:
GAL22V10D-15LP
Manufacturer:
L
Quantity:
6 267
Part Number:
GAL22V10D-15LP
Manufacturer:
LATTICE
Quantity:
1 000
Part Number:
GAL22V10D-15LP
Manufacturer:
LATTICE
Quantity:
1 000
Part Number:
GAL22V10D-15LP
Manufacturer:
LATTICE
Quantity:
20 000
Company:
Part Number:
GAL22V10D-15LP
Quantity:
114
Part Number:
GAL22V10D-15LPI
Manufacturer:
MOLEX
Quantity:
12 000
Part Number:
GAL22V10D-15LPI
Manufacturer:
LATTICE
Quantity:
200
Part Number:
GAL22V10D-15LPN
Manufacturer:
LATTICE
Quantity:
14
Part Number:
GAL22V10D-15LPN
Manufacturer:
LATTICE/莱迪斯
Quantity:
20 000
Part Number:
GAL22V10D-15LPNI
Manufacturer:
LATTICE
Quantity:
1 751
Circuitry within the GAL22V10 provides a reset signal to all reg-
isters during power-up. All internal registers will have their Q out-
puts set low after a specified time (tpr, 1μs MAX). As a result, the
state on the registered output pins (if they are enabled) will be
either high or low on power-up, depending on the programmed
polarity of the output pins. This feature can greatly simplify state
machine design by providing a known state on power-up. The
timing diagram for power-up is shown below. Because of the asyn-
Power-Up Reset
Input/Output Equivalent Schematics
(Vref Typical = 3.2V)
PIN
PIN
ESD
Protection
Circuit
ESD
Protection
Circuit
INTERNAL REGISTER
Typical Input
OUTPUT REGISTER
OUTPUT REGISTER
Vcc
Active Pull-up
Circuit
ACTIVE HIGH
ACTIVE LOW
Q - OUTPUT
Vref
C L K
V c c
Vcc
Vcc (min.)
Vcc
t
14
pr
chronous nature of system power-up, some conditions must be
met to guarantee a valid power-up reset of the GAL22V10. First,
the Vcc rise must be monotonic. Second, the clock input must
be at static TTL level as shown in the diagram during power up.
The registers will reset within a maximum of tpr time. As in nor-
mal system operation, avoid clocking the device until all input and
feedback path setup times have been met. The clock must also
meet the minimum pulse width requirements.
Internal Register
Reset to Logic "0"
Device Pin
Reset to Logic "1"
Device Pin
Reset to Logic "0"
Data
Output
t
wl
Specifications GAL22V10
t
su
Tri-State
Control
Feedback
Typical Output
Vcc
Active Pull-up
Circuit
Feedback
(To Input Buffer)
Vref
(Vref Typical = 3.2V)
PIN
PIN

Related parts for GAL22V10D-15LP