NUC130LD2CN Nuvoton Technology Corporation of America, NUC130LD2CN Datasheet - Page 501

no-image

NUC130LD2CN

Manufacturer Part Number
NUC130LD2CN
Description
IC MCU 32BIT 64KB FLASH 48LQFP
Manufacturer
Nuvoton Technology Corporation of America
Series
NuMicro™ NUC100r
Datasheets

Specifications of NUC130LD2CN

Core Processor
ARM Cortex-M0
Core Size
32-Bit
Speed
50MHz
Connectivity
CAN, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
35
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Eeprom Size
-
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NUC130LD2CN
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
NUC130LD2CN
Manufacturer:
NUVOTON
Quantity:
20 000
[20:19]
[18:8]
[7:6]
[5:4]
[3:2]
[1]
[0]
NuMicro™ NUC130/NUC140 Technical Reference Manual
APB_TWS
Reserved
DAD_SEL
SAD_SEL
MODE_SEL
SW_RST
PDMACEN
Peripheral transfer Width Select
00 = One word (32-bit) is transferred for every PDMA operation.
01 = One byte (8-bit) is transferred for every PDMA operation.
10 = One half-word (16-bit) is transferred for every PDMA operation.
11 = Reserved.
Note: This field is meaningful only when MODE_SEL is Peripheral to Memory mode
(Peripheral-to-Memory) or Memory to Peripheral mode (Memory-to-Peripheral).
Reserved
Transfer Destination Address Direction Select
00 = Transfer Destination address is increasing successively.
01 = Reserved.
10 = Transfer Destination address is fixed (This feature can be used when data where
11 = Reserved.
Transfer Source Address Direction Select
00 = Transfer Source address is increasing successively.
01 = Reserved.
10 = Transfer Source address is fixed (This feature can be used when data where
11 = Reserved.
PDMA Mode Select
00 = Memory to Memory mode (Memory-to-Memory).
01 = Peripheral to Memory mode (Peripheral-to-Memory).
10 = Memory to Peripheral mode (Memory-to-Peripheral).
Software Engine Reset
0 = Writing 0 to this bit has no effect.
1 = Writing 1 to this bit will reset the internal state machine, pointers and internal buffer.
PDMA Channel Enable
Setting this bit to 1 enables PDMA’s operation. If this bit is cleared, PDMA will ignore
all PDMA request and force Bus Master into IDLE state.
Note: SW_RST(PDMA_CSRx[1], x= 0~8) will clear this bit
The contents of control register will not be cleared. This bit will auto clear after few
clock cycles.
transferred from multiple sources to a single destination).
transferred from a single source to multiple destinations).
- 501 -
Publication Release Date: June 14, 2011
Revision V2.01

Related parts for NUC130LD2CN