DS21354L Maxim Integrated Products, DS21354L Datasheet - Page 74

IC TXRX E1 1-CHIP 3.3V 100-LQFP

DS21354L

Manufacturer Part Number
DS21354L
Description
IC TXRX E1 1-CHIP 3.3V 100-LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS21354L

Function
Single-Chip Transceiver
Interface
E1, HDLC
Number Of Circuits
1
Voltage - Supply
3.14 V ~ 3.47 V
Current - Supply
75mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Includes
Remote and AIS Alarm Detector / Generator
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Power (watts)
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS21354L
Manufacturer:
Maxim
Quantity:
241
Part Number:
DS21354L
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21354L+
Manufacturer:
TI
Quantity:
2 487
Part Number:
DS21354L+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21354LB+
Manufacturer:
Maxim
Quantity:
154
Part Number:
DS21354LB+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21354LC1+
Manufacturer:
Maxim
Quantity:
90
Part Number:
DS21354LC1+
Manufacturer:
MAXIM
Quantity:
8
Part Number:
DS21354LC1+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS21354LC1+
Manufacturer:
MAXIM
Quantity:
2 000
Part Number:
DS21354LC1+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
DS21354LN
Manufacturer:
Maxim Integrated
Quantity:
10 000
HSR: HDLC STATUS REGISTER (Address = B1 Hex)
Note: The RPE, RPS, and TMEND bits are latched and are cleared when read.
SYMBOL
TMEND
(MSB)
RHALF
THALF
FRCL
FRCL
RNE
RPE
RPS
TNF
POSITION
RPE
HSR.7
HSR.6
HSR.5
HSR.4
HSR.3
HSR.2
HSR.1
HSR.0
Framer Receive Carrier Loss. Set when 255 (or 2048 if CCR3.0 = 1)
consecutive zeros have been detected at RPOSI and RNEGI.
Receive Packet End. Set when the HDLC controller detects either the
finish of a valid message (i.e., CRC check complete) or when the
controller has experienced a message fault such as a CRC checking error,
or an overrun condition, or an abort has been seen. The setting of this bit
prompts the user to read the RHIR register for details.
Receive Packet Start. Set when the HDLC controller detects an opening
byte. The setting of this bit prompts the user to read the RHIR register for
details.
Receive FIFO Half Full. Set when the receive 64-byte FIFO fills beyond
the halfway point. The setting of this bit prompts the user to read the
RHIR register for details.
Receive FIFO Not Empty. Set when the receive 64-byte FIFO has at
least one byte available for a read. The setting of this bit prompts the user
to read the RHIR register for details.
Transmit FIFO Half Empty. Set when the transmit 64-byte FIFO
empties beyond the halfway point. The setting of this bit prompts the user
to read the THIR register for details.
Transmit FIFO Not Full. Set when the transmit 64-byte FIFO has at
least one byte available. The setting of this bit prompts the user to read the
THIR register for details.
Transmit Message End. Set when the transmit HDLC controller has
finished sending a message. The setting of this bit prompts the user to read
the THIR register for details.
RPS
RHALF
74 of 124
NAME AND DESCRIPTION
RNE
THALF
TNF
TMEND
(LSB)

Related parts for DS21354L