CY7C4231-15AXI Cypress Semiconductor Corp, CY7C4231-15AXI Datasheet - Page 9

no-image

CY7C4231-15AXI

Manufacturer Part Number
CY7C4231-15AXI
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4231-15AXI

Lead Free Status / Rohs Status
Compliant
Document #: 38-06016 Rev. *C
Switching Waveforms
Write Cycle Timing
REN1,REN2
Read Cycle Timing
Notes:
15. t
16. t
(if applicable)
REN1,REN2
between the rising edge of RCLK and the rising edge of WCLK is less than t
between the rising edge of WCLK and the rising edge of RCLK is less than t
SKEW1
SKEW1
WEN2
Q
D
WCLK
WEN1
WEN1
WEN2
WCLK
RCLK
0
0
RCLK
–Q
–D
OE
EF
is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time
is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. It the time
FF
8
8
t
ENS
t
OLZ
t
SKEW1
t
ENH
[15]
t
t
CLKH
CLKH
t
t
t
WFF
A
REF
t
OE
t
t
CLK
CKL
t
SKEW1
NO OPERATION
[16]
t
DS
t
t
CLKL
CLKL
t
ENS
SKEW1
SKEW1
, then FF may not change state until the next WCLK rising edge.
, then EF may not change state until the next RCLK rising edge.
t
VALID DATA
DH
t
ENH
t
REF
CY7C4421/4201/4211/4221
t
WFF
t
OHZ
CY7C4231/4241/4251
NO OPERATION
NO OPERATION
Page 9 of 19
[+] Feedback

Related parts for CY7C4231-15AXI