MAX9888EWY+T Maxim Integrated Products, MAX9888EWY+T Datasheet - Page 71

no-image

MAX9888EWY+T

Manufacturer Part Number
MAX9888EWY+T
Description
IC CODEC AUDIO FLEXSOUND 63WLP
Manufacturer
Maxim Integrated Products
Series
DirectDrive®, FLEXSOUND™r
Type
Class Dr
Datasheet

Specifications of MAX9888EWY+T

Output Type
3-Channel with Stereo Headphones
Max Output Power X Channels @ Load
1.37W x 2 @ 8 Ohm; 40mW x 2 @ 16 Ohm
Voltage - Supply
2.8 V ~ 5.5 V
Features
Depop, Differential Inputs, I²S, Microphone, Mute, Shutdown
Mounting Type
Surface Mount
Package / Case
63-WLP
For Use With
MAX9888EVKIT+ - KIT EVALUATION FOR MAX9888
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Table 10. Digital Audio Interface Registers
REGISTER
0x14/0x1C
BIT
7
6
5
4
2
1
0
MAS1/MAS2
TDM1/TDM2
FSW1/FSW2
WCI1/WCI2
DLY1/DLY2
BCI1/BCI2
WS1/WS2
NAME
DESCRIPTION
DAI1/DAI2 Master Mode
In master mode, DAI1/DAI2 outputs LRCLK and BCLK. In slave mode, DAI1/DAI2
accept LRCLK and BCLK as inputs.
0 = Slave mode
1 = Master mode
DAI1/DAI2 Word Clock Invert
TDM1/TDM2 = 0:
0 = Left-channel data is transmitted while LRCLK is low.
1 = Right-channel data is transmitted while LRCLK is low.
TDM1/TDM2 = 1:
Always set WCI = 0.
DAI1/DAI2 Bit Clock Invert
BCI1/BCI2 must be set to 1 when TDM1/TDM2 = 1.
0 = SDIN is accepted on the rising edge of BCLK.
1 = SDIN is accepted on the falling edge of BCLK.
Master Mode:
0 = LRCLK transitions on the falling edge of BCLK.
1 = LRCLK transitions on the rising edge of BCLK.
DAI1/DAI2 Data Delay
DLY1/DLY2 has no effect when TDM1/TDM2 = 1.
0 = The most significant data bit is clocked on the first active BCLK edge after an
1 = The most significant data bit is clocked on the second active BCLK edge after an
DAI1/DAI2 Time-Division Multiplex Mode (TDM Mode)
Set TDM1/TDM2 when communicating with devices that use a frame synchronization
pulse on LRCLK instead of a square wave.
0 = Disabled
1 = Enabled (BCI1/BCI2 must be set to 1)
DAI1/DAI2 Wide Frame Sync Pulse
Increases the width of the frame sync pulse to the full data width when TDM1/TDM2 =
1. FSW1/FSW2 has no effect when TDM1/TDM2 = 0.
0 = Disabled
1 = Enabled
DAI1/DAI2 Audio Data Bit Depth
Determines the maximum bit depth of audio being transmitted and received. Data is
always 16 bit when TDM1/TMD2 = 0.
0 = 16 bits
1 = 24 bits
SDOUT is valid on the rising edge of BCLK.
SDOUT is valid on the falling edge of BCLK.
LRCLK transition.
LRCLK transition.
with FLEXSOUND Technology
Stereo Audio CODEC
71

Related parts for MAX9888EWY+T