K6F2016U4D-FF70 Samsung, K6F2016U4D-FF70 Datasheet
K6F2016U4D-FF70
Available stocks
Related parts for K6F2016U4D-FF70
K6F2016U4D-FF70 Summary of contents
Page 1
... K6F2016U4D Family Document Title 128K x16 bit Super Low Power and Low Voltage Full CMOS Static RAM Revision History Revision No. History 0.0 Initial Draft 1.0 Finalized - Change for tWP : 55 to 50ns for 70ns product - Change for tWHZ : 25 to 20ns for 70ns product - Change for tDW : 20 to 25ns for 55ns product The attached datasheets are provided by SAMSUNG Electronics ...
Page 2
... SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice GENERAL DESCRIPTION The K6F2016U4D families are fabricated by SAMSUNG s advanced full CMOS process technology. The families support industrial temperature range and 48 ball Chip Scale Package for user flexibility of system design. The families also support low data retention voltage for battery back-up operation with low data retention current ...
Page 3
... K6F2016U4D Family PRODUCT LIST Part Name K6F2016U4D-FF55 K6F2016U4D-FF70 FUNCTIONAL DESCRIPTION means don t care. (Must be low or high state) ...
Page 4
... K6F2016U4D Family RECOMMENDED DC OPERATING CONDITIONS Item Supply voltage Ground Input high voltage Input low voltage Note =- otherwise specified Overshoot: Vcc+2.0V in case of pulse width 20ns. 3. Undershoot: -2.0V in case of pulse width 20ns. 4. Overshoot and undershoot are sampled, not 100% tested. ...
Page 5
... K6F2016U4D Family AC OPERATING CONDITIONS TEST CONDITIONS (Test Load and Test Input/Output Reference) Input pulse level: 0.4 to 2.2V Input rising and falling time: 5ns Input and output reference voltage: 1.5V Output load (See right): C =100pF+1TTL L C =30pF+1TTL L AC CHARACTERISTICS (Vcc=2.7~3.3V, Industrial product:T Parameter List Read Cycle Time ...
Page 6
... K6F2016U4D Family TIMMING DIAGRAMS TIMING WAVEFORM OF READ CYCLE(1) Address Data Out Previous Data Valid TIMING WAVEFORM OF READ CYCLE(2) Address CS UB Data out High-Z NOTES (READ CYCLE and are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage ...
Page 7
... K6F2016U4D Family TIMING WAVEFORM OF WRITE CYCLE(1) Address CS UB Data in High-Z Data Undefined Data out TIMING WAVEFORM OF WRITE CYCLE(2) Address CS UB Data in Data out (WE Controlled CW( WP(1) t AS( WHZ (CS Controlled AS(3) CW( WP( Data Valid ...
Page 8
... K6F2016U4D Family TIMING WAVEFORM OF WRITE CYCLE(3) Address CS UB Data in Data out High-Z NOTES (WRITE CYCLE wri e occurs during the overlap low CS and low WE. A write begins when CS goes low and WE goes low with asserting for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transi- tion when CS goes high and WE goes high ...
Page 9
... K6F2016U4D Family PACKAGE DIMENSION 48 BALL FINE PITCH BGA(0.75mm ball pitch) Top View B #A1 Side View D C Min Typ A - 0.75 B 5.90 6. 3.75 C 6.90 7. 5.25 D 0. 0.85 E2 0.20 0. Bottom View Max - Notes. 6.10 1. Bump counts: 48(8row x 6column) 2. Bump pitch : (x,y)=(0.75 x 0.75)(typ ...