ADV7320KSTZ Analog Devices, ADV7320KSTZ Datasheet
ADV7320KSTZ
Available stocks
Related parts for ADV7320KSTZ
ADV7320KSTZ Summary of contents
Page 1
... Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices ...
Page 2
ADV7320/ADV7321 TABLE OF CONTENTS Specifications..................................................................................... 6 Dynamic Specifications ................................................................... 7 Timing Specifications....................................................................... 8 Timing Diagrams.............................................................................. 9 Absolute Maximum Ratings.......................................................... 16 Thermal Characteristics ............................................................ 16 ESD Caution................................................................................ 16 Pin Configuration and Function Descriptions........................... 17 Typical Performance Characteristics ........................................... 19 MPU Port ...
Page 3
Mode 0 (CCIR-656)—Slave Option (Timing Register 0 TR0 = ............................73 Mode 0 (CCIR-656)—Master Option (Timing Register 0 TR0 = ............................74 Mode 1—Slave Option (Timing ...
Page 4
ADV7320/ADV7321 DETAILED FEATURES High definition programmable features (720p/1080i/1035i) 2× oversampling (148.5 MHz) Internal test pattern generator Color hatch, black bar, flat field/frame Fully programmable YCrCb to RGB matrix Gamma correction Programmable adaptive filter control Programmable sharpness filter control CGMS-A (720p/1080i) ...
Page 5
HD PIXEL Y INPUT DE- TEST INTER- CR PATTERN LEAVE CLKIN_B CB P_HSYNC TIMING P_VSYNC GENERATOR P_BLANK S_HSYNC TIMING S_VSYNC GENERATOR S_BLANK CLKIN_A CB DE- TEST INTER- CR PATTERN LEAVE SD PIXEL Y INPUT TERMINOLOGY SD: standard definition video, conforming ...
Page 6
ADV7320/ADV7321 SPECIFICATIONS V = 2.375 V to 2.625 2.375 V to 2.625 specifications (0°C to 70°C), unless otherwise noted. MIN MAX Table 2. Parameter 1 STATIC PERFORMANCE Resolution Integral Nonlinearity ...
Page 7
DYNAMIC SPECIFICATIONS V = 2.375 V to 2.625 2.375 V to 2.625 specifications (0°C to 70°C), unless otherwise noted. MIN MAX Table 3. Parameter PROGRESSIVE SCAN MODE Luma Bandwidth Chroma ...
Page 8
ADV7320/ADV7321 TIMING SPECIFICATIONS V = 2.375 V to 2.625 2.375 V to 2.625 specifications (0°C to 70°C), unless otherwise noted. MIN MAX Table 4. Parameter MPU PORT 1 SCLOCK Frequency ...
Page 9
TIMING DIAGRAMS CLKIN_A P_HSYNC, CONTROL P_VSYNC, INPUTS P_BLANK Y9–Y0 C9–C0 CONTROL OUTPUTS t = CLOCK HIGH TIME CLOCK LOW TIME DATA SETUP TIME DATA HOLD TIME 12 Figure 3. HD Only ...
Page 10
ADV7320/ADV7321 CLKIN_A P_HSYNC, CONTROL P_VSYNC, INPUTS P_BLANK Y9–Y0 C9–C0 S9–S0 CONTROL OUTPUTS t = CLOCK HIGH TIME CLOCK LOW TIME DATA SETUP TIME DATA HOLD TIME 12 CLKIN_B* P_HSYNC, CONTROL P_VSYNC, ...
Page 11
CLKIN_B* Y9– CONTROL OUTPUTS t = CLOCK HIGH TIME CLOCK LOW TIME DATA SETUP TIME DATA HOLD TIME 12 Figure 8. PS Only 4:2:2 10-Bit Interleaved at 27 MHz ...
Page 12
ADV7320/ADV7321 CLKIN_B P_HSYNC, CONTROL P_VSYNC, INPUTS P_BLANK Y9–Y0 Cb0 t 11 CLKIN_A S_HSYNC, CONTROL S_VSYNC, INPUTS S_BLANK S9–S0 Cb0 Figure 11. PS (4:2:2) and SD (10-Bit) Simultaneous Input Mode (Input Mode 011) CLKIN_B P_HSYNC, CONTROL P_VSYNC, INPUTS P_BLANK Y9–Y0 Cb0 ...
Page 13
CLKIN_A S_HSYNC, CONTROL S_VSYNC, INPUTS S_BLANK Cr0 S9–S0/Y9–Y0* Cb0 t 11 CONTROL OUTPUTS *SELECTED BY ADDRESS 0x01 BIT 7 Figure 13. 10-/8-Bit SD Only Pixel Input Mode (Input Mode 000) CLKIN_A S_HSYNC, ...
Page 14
ADV7320/ADV7321 Y OUTPUT P_HSYNC P_VSYNC P_BLANK Y9–Y0 C9–C0 a AND b AS PER RELEVANT STANDARD c = PIPELINE DELAY. PLEASE REFER TO RELEVANT PIPELINE DELAY. THIS CAN BE FOUND IN THE TIMING SPECIFICATION SECTION OF THE DATA SHEET. A FALLING ...
Page 15
S_HSYNC S_VSYNC PAL = 24 CLK CYCLES NTSC = 32 CLK CYCLES S_BLANK S9–S0/Y9–Y0* *SELECTED BY ADDRESS 0x01 BIT 7 Figure 17. SD Timing Input for Timing Mode SDA t 6 SCLK t 2 Figure 18. MPU ...
Page 16
ADV7320/ADV7321 ABSOLUTE MAXIMUM RATINGS Table 5. 1 Parameter V to AGND DGND GND_IO DD_IO Digital Input Voltage to DGND AGND to DGND DGND to GND_IO AGND to GND_IO Ambient ...
Page 17
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS V DD_IO V DGND Table 6. Pin Function Descriptions Pin No. Mnemonic Input/Output 11, 57 DGND G 40 AGND G 32 CLKIN_A I 63 CLKIN_B I 45, 36 COMP1, O COMP2 44 DAC A O ...
Page 18
ADV7320/ADV7321 Pin No. Mnemonic Input/Output 62–58 55–51 33 RESET I 47 SET1 SET2 22 SCLK I 21 SDA I/O 20 ALSB DD_IO 10 ...
Page 19
TYPICAL PERFORMANCE CHARACTERISTICS PROG SCAN Pr/Pb RESPONSE. LINEAR INTERP FROM 4:2:2 TO 4:4:4 0 –10 –20 –30 –40 –50 –60 –70 – 100 120 FREQUENCY (MHz) Figure 20. PS—UV 8× Oversampling Filter (Linear) PROG SCAN ...
Page 20
ADV7320/ADV7321 0 –10 –20 –30 –40 –50 –60 – FREQUENCY (MHz) Figure 26. Luma NTSC Low-Pass Filter 0 –10 –20 –30 –40 –50 –60 – FREQUENCY (MHz) Figure 27. Luma PAL Low-Pass ...
Page 21
FREQUENCY (MHz) Figure 32. Luma SSAF Filter—Programmable Responses – FREQUENCY (MHz) Figure 33. ...
Page 22
ADV7320/ADV7321 0 –10 –20 –30 –40 –50 –60 – FREQUENCY (MHz) Figure 38. Chroma 2.0 MHz Low-Pass Filter 0 –10 –20 –30 –40 –50 –60 – FREQUENCY (MHz) Figure 39. Chroma 1.3 ...
Page 23
MPU PORT DESCRIPTION The ADV7320/ADV7321 support a 2-wire serial (I compatible) microprocessor bus driving multiple peripherals. This port operates in an open-drain configuration. Two inputs, serial data (SDA) and serial clock (SCL), carry information between any device connected to the ...
Page 24
ADV7320/ADV7321 SDATA SCLOCK WRITE S SLAVE ADDR A(S) SEQUENCE LSB = 0 READ S SLAVE ADDR A(S) SEQUENCE S = START BIT A(S) = ACKNOWLEDGE BY SLAVE P = STOP BIT A(M) = ACKNOWLEDGE BY MASTER S 9 1–7 9 ...
Page 25
REGISTER ACCESS The MPU can write to or read from all registers of the ADV7320/ADV7321 except the subaddress registers, which are write only registers. The subaddress register determines which register the next read or write operation will access. All communication ...
Page 26
ADV7320/ADV7321 Table 8. Registers 0x02 to 0x0F SR7– SR0 Register Bit Description 0x02 Mode Register 0 Reserved Test Pattern Black Bar Manual RGB Matrix Adjust Sync on RGB 1 RGB/YPrPb Output SD Sync HD Sync 0x03 RGB Matrix 0 0x04 ...
Page 27
Table 9. Registers 0x10 to 0x11 SR7– SR0 Register Bit Description Bit 7 0x10 HD Mode HD Output Register 1 Standard Input Sync Format 0 HD/ED Input Mode ...
Page 28
ADV7320/ADV7321 Table 10. Register 0x12 SR7– SR0 Register Bit Description 0x12 HD Mode HD Y Delay with Respect Register 3 to Falling Edge of HSYNC HD Color Delay with Respect to Falling Edge of HSYNC HD CGMS HD CGMS CRC ...
Page 29
Table 12. Register 0x15 SR7– SR0 Register Bit Description 0x15 Reserved HD Mode Register 6 HD RGB Input HD Sync on PrPb HD Color DAC Swap HD Gamma Curve A/B HD Gamma Curve Enable HD Adaptive Filter Mode HD Adaptive ...
Page 30
ADV7320/ADV7321 Table 13. Registers 0x16 to 0x37 SR7– SR0 Register Bit Description 0x16 HD Y Level 1 0x17 Level 0x18 Level 0x19 Reserved 0x1A Reserved 0x1B Reserved 0x1C Reserved 0x1D Reserved 0x1E Reserved 0x1F ...
Page 31
Table 14. Registers 0x38 to 0x3D SR7– SR0 Register Bit Description 0x38 HD Adaptive Filter HD Adaptive Filter Gain 1 Gain 1 Value A HD Adaptive Filter Gain 1 Value B 0x39 HD Adaptive Filter HD Adaptive Filter Gain 2 ...
Page 32
ADV7320/ADV7321 Table 15. Registers 0x3E to 0x43 SR7– SR0 Register Bit Description 0x3E Reserved 0x3F Reserved 0x40 SD Mode Register 0 SD Standard SD Luma Filter SD Chroma Filter 0x41 Reserved 0x42 SD Mode Register 1 SD PrPb SSAF SD ...
Page 33
Table 16. Registers 0x44 to 0x49 SR7– SR0 Register Bit Description 0x44 SD Mode SD VSYNC -3H Register 3 SD RTC/TR/SCR SD Active Video Length SD Chroma SD Burst SD Color Bars SD DAC Swap 0x45 Reserved 0x46 SD Mode ...
Page 34
ADV7320/ADV7321 Table 17. Registers 0x4A to 0x58 SR7– SR0 Register Bit Description 0x4A SD Timing SD Slave/Master Register 0 Mode SD Timing Mode SD BLANK Input SD Luma Delay SD Min. Luma Value SD Timing Reset 0x4B SD Timing SD ...
Page 35
Table 18. Registers 0x59 to 0x64 SR7– SR0 Register Bit Description 0x59 SD CGMS/WSS 0 SD CGMS Data SD CGMS CRC SD CGMS on Odd Fields SD CGMS on Even Fields SD WSS 0x5A SD CGMS/WSS 1 SD CGMS/WSS Data ...
Page 36
ADV7320/ADV7321 Table 19. Registers 0x65 to 0x7C SR7– SR0 Register Bit Description 0x65 SD DNR 2 DNR Input Select DNR Mode DNR Block Offset 0x66 SD Gamma A SD Gamma Curve A Data Points 0x67 SD Gamma A SD Gamma ...
Page 37
Table 20. Registers 0x7D to 0x91 SR7- SR0 Register Bit Description 0x7D Reserved 0x7E Reserved 0x7F Reserved 0x80 Macrovision 1 MV Control Bits 0x81 Macrovision MV Control Bits 0x82 Macrovision MV Control Bits 0x83 Macrovision MV Control Bits 0x84 Macrovision ...
Page 38
ADV7320/ADV7321 INPUT CONFIGURATION When 10-bit input data is applied, the following bits must be set to 1: Address 0x13, Bit 2 (HD 10-bit enable) Address 0x48, Bit 4 (SD 10-bit enable) Note that the ADV7320 defaults to simultaneous standard definition ...
Page 39
SD syncs are input on Pins S_VSYNC , S_HSYNC , and S_BLANK . HD syncs are input on Pins P_VSYNC , P_HSYNC , and P_BLANK . ADV7320/ ADV7321 S_VSYNC, 3 MPEG2 S_HSYNC, DECODER S_BLANK 27MHz CLKIN_A YCrCb 10 S[9:0] ...
Page 40
ADV7320/ADV7321 Table 22. Input Configurations Input Format Total Bits ITU-R BT.656 (See Table 21 Only 8 (27 MHz clock) 10 (27 MHz clock) 8 (54 MHz clock) 10 (54 MHz clock ...
Page 41
FEATURES OUTPUT CONFIGURATION Table 23, Table 24, and Table 25 demonstrate what output signals are assigned to the DACs when the control bits are set accordingly. Table 23. Output Configuration in SD Only Mode RGB/YUV Output SD DAC Output 1 ...
Page 42
ADV7320/ADV7321 HD ASYNC TIMING MODE [Subaddress 0x10, Bits 3 and 2] For any input data that does not conform to the standards selectable in input mode, Subaddress 0x10, asynchronous timing mode can be used to interface to the ADV7320/ADV7321. Timing ...
Page 43
HD TIMING RESET A timing reset is achieved by toggling the HD timing reset control bit [Subaddress 0x14, Bit 0] from this state, the horizontal and vertical counters remain reset. When this bit is set back ...
Page 44
ADV7320/ADV7321 DISPLAY 307 NO F RESET APPLIED SC DISPLAY 307 F RESET APPLIED SC COMPOSITE ADV7183A 1 VIDEO DECODER H/L TRANSITION COUNT START LOW 128 RTC TIME SLOT 01 NOTES 1 i.e., VCR OR CABLE 2 F PLL INCREMENT IS ...
Page 45
RESET SEQUENCE A reset is activated with a high-to-low transition on the RESET pin (Pin 33) according to the timing specifications, and the ADV7320/ADV7321 reverts to the default output configuration. Figure 63 illustrates the RESET timing sequence. SD VCR FF/RW ...
Page 46
ADV7320/ADV7321 VERTICAL BLANKING INTERVAL The ADV7320/ADV7321 accepts input data that contains VBI data (such as CGMS, WSS, VITS and HD modes. For the SMPTE 293M (525p) standard, VBI data can be inserted on Lines ...
Page 47
SQUARE PIXEL TIMING MODE [Address 0x42, Bit 4] In square pixel mode, the following timing diagrams apply. ANALOG VIDEO INPUT PIXELS Y NTSC/PAL M SYSTEM (525 LINES/60Hz) PAL SYSTEM (625 LINES/50Hz) END OF ACTIVE VIDEO LINE HSYNC FIELD PAL = ...
Page 48
ADV7320/ADV7321 FILTERS Table 27 shows an overview of the programmable filters available on the ADV7320/ADV7321. Table 27. Selectable Filters Filter SD Luma LPF NTSC SD Luma LPF PAL SD Luma Notch NTSC SD Luma Notch PAL SD Luma SSAF SD ...
Page 49
PS/HD Sinc Filter [Subaddress 0x13, Bit 3] 0.5 0.4 0.3 0.2 0.1 0 –0.1 –0.2 –0.3 –0.4 –0 FREQUENCY (MHz) Figure 67. HD Sinc Filter Enabled 0.5 0.4 0.3 0.2 0.1 0 –0.1 –0.2 –0.3 –0.4 ...
Page 50
ADV7320/ADV7321 1.575 − 0.468 Pr − 0.187 1.855 Pb This is reflected in the preprogrammed values for GY = 0x13B 0x3B 0x93, BU ...
Page 51
SD Hue Adjust Value [Subaddress 0x60] The hue adjust value is used to adjust the hue on the composite and chroma outputs. These eight bits represent the value required to vary the hue of the video data, i.e., the variance ...
Page 52
ADV7320/ADV7321 SD Brightness Detect [Subaddress 0x7A] The ADV7320/ADV7321 allow monitoring the brightness level of the incoming video data. Brightness detect is a read-only register. Double Buffering [Subaddress 0x13, Bit 7; Subaddress 0x48, Bit 2] Double buffered registers are updated once ...
Page 53
PROGRAMMABLE DAC GAIN CONTROL DACs A, B, and C are controlled by REG 0A. DACs D, E, and F are controlled by REG 0B. 2 The I C control registers will adjust the output signal gain up or down from ...
Page 54
ADV7320/ADV7321 For the length 240, the gamma correction curve has to be calculated as follows γ where gamma corrected output x = linear input signal γ = gamma power factor To program ...
Page 55
HD SHARPNESS FILTER AND ADAPTIVE FILTER CONTROLS [Subaddresses 0x20, 0x38 to 0x3D] There are three filter modes available on the ADV7320/ ADV7321: sharpness filter mode and two adaptive filter modes. HD Sharpness Filter Mode To enhance or attenuate the Y ...
Page 56
ADV7320/ADV7321 HD SHARPNESS FILTER AND ADAPTIVE FILTER APPLICATION EXAMPLES HD Sharpness Filter Application The HD sharpness filter can be used to enhance or attenuate the Y video output signal. The following register settings were used to achieve the results shown ...
Page 57
Adaptive Filter Control Application Figure 75 and Figure 76 show typical signals to be processed by the adaptive filter control block. Figure 75. Input Signal to Adaptive Filter Control Figure 76. Output Signal after Adaptive Filter Control The register settings ...
Page 58
ADV7320/ADV7321 DNR MODE DNR CONTROL BLOCK SIZE CONTROL BORDER AREA BLOCK OFFSET GAIN CORING GAIN DATA CORING GAIN BORDER NOISE SIGNAL PATH INPUT FILTER BLOCK FILTER OUTPUT Y DATA THRESHOLD? INPUT FILTER OUTPUT ! THRESHOLD MAIN SIGNAL PATH DNR ...
Page 59
FILTER D 0.8 FILTER C 0.6 0.4 FILTER B 0.2 FILTER FREQUENCY (Hz) Figure 81. DNR Input Select DNR MODE CONTROL [Address 0x65, Bit 4] This bit controls the DNR mode selected. ...
Page 60
ADV7320/ADV7321 VOLTS IRE:FLT 0 VOLTS IRE:FLT 0.5 0 –2 100 L135 – Figure 83. Address 0x42, Bit 100 L135 – Figure ...
Page 61
HSYNC / VSYNC OUTPUT CONTROL The ADV7320/21 has the ability to accept either embedded time codes in the input data, or external Hsync and Vsync signals on P_HSYNC / P_VSYNC , outputting the respective signals on the P_HSYNC and P_VSYNC ...
Page 62
... VIDEO OUTPUT BUFFER AND OPTIONAL OUTPUT FILTER Output buffering on all six DACs is necessary to drive output devices, such monitors. Analog Devices produces a range of suitable op amps for this application, e.g., the AD8061. More information on line driver buffering circuits is given in the relevant op amps’ data sheets. ...
Page 63
CIRCUIT FREQUENCY RESPONSE 0 –10 –20 –30 GROUP DELAY (Seconds) –40 –50 –60 –70 –80 –90 1M 10M 100M FREQUENCY (Hz) Figure 89. Filter Plot for Output Filter for PS, 8× Oversampling CIRCUIT FREQUENCY RESPONSE 0 MAGNITUDE (dB) –10 –20 ...
Page 64
ADV7320/ADV7321 For optimum performance, the analog outputs should each be source- and load-terminated, as shown in Figure 91. The termination resistors should be as close as possible to the ADV7320/ADV7321 to minimize reflections. For optimum performance recommended that ...
Page 65
APPENDIX 1—COPY GENERATION MANAGEMENT SYSTEM PS CGMS Data Registers [Subaddresses 0x21, 0x22, 0x23] 525p Using the vertical blanking interval 525p system, 525p CGMS conforms to the CGMS-A EIA-J CPR1204-1 (March 1998) transfer method of video identification information ...
Page 66
ADV7320/ADV7321 +700mV 70% r 10% 0mV –300mV 5 0. PEAK WHITE 500mV r 25mV SYNC LEVEL 5.5Ps r 0.125Ps +100 IRE +70 IRE 0 IRE –40 IRE 11.2Ps REF ...
Page 67
REF 70% r 10% 0mV –300mV 4T 3.128 90ns +700mV REF 70% r 10% 0mV –300mV 4T 4. 60ns C10 C11 C12 C13 ...
Page 68
ADV7320/ADV7321 APPENDIX 2—SD WIDE SCREEN SIGNALING [Subaddresses 0x59, 0x5A, 0x5B] The ADV7320/ADV7321 support wide screen signaling (WSS) conforming to the ETS 300 294 standard. WSS data is transmitted on Line 23. WSS data can be transmitted only when the device ...
Page 69
APPENDIX 3—SD CLOSED CAPTIONING [Subaddresses 0x51 to 0x54] The ADV7320/ADV7321 support closed captioning conforming to the standard television synchronizing waveform for color transmission. Closed captioning is transmitted during the blanked active line time of Line 21 of the odd fields ...
Page 70
ADV7320/ADV7321 APPENDIX 4—TEST PATTERNS The ADV7320/ADV7321 can generate SD and HD test patterns CH2 200mV M 10.0Ps 30.6000Ps T Figure 99. NTSC Color Bars T 2 CH2 200mV M 10.0Ps T 30.6000Ps Figure 100. PAL Color Bars T ...
Page 71
T 2 CH2 200mV M 4.0Ps CH2 T 1.82872ms Figure 105. 525p Field Pattern T 2 CH2 200mV M 4.0Ps CH2 T 1.84176ms Figure 106. 625p Field Pattern T 2 EVEN (−35 mV, 0 mV, 7 mV, 14 mV, 21 ...
Page 72
ADV7320/ADV7321 The register settings in Table 41 are used to generate an SD NTSC CVBS output on DAC A, S-video on DACs B and C, and YPrPb on DACs D, E, and F. Upon power-up, the subcarrier registers are programmed ...
Page 73
APPENDIX 5—SD TIMING MODES [Subaddress 0x4A] MODE 0 (CCIR-656)—SLAVE OPTION (TIMING REGISTER 0 TR0 = The ADV7320/ADV7321 are controlled by the SAV (start active video) and EAV (end active video) time codes ...
Page 74
ADV7320/ADV7321 MODE 0 (CCIR-656)—MASTER OPTION (TIMING REGISTER 0 TR0 = The ADV7320/ADV7321 generate H, V, and F signals required for the SAV (start active video) and EAV (end active video) time codes ...
Page 75
DISPLAY 622 623 624 625 ODD FIELD EVEN FIELD F DISPLAY 309 310 311 312 313 H V ODD FIELD EVEN FIELD F ANALOG VIDEO VERTICAL BLANK VERTICAL ...
Page 76
ADV7320/ADV7321 MODE 1—SLAVE OPTION (TIMING REGISTER 0 TR0 = this mode, the ADV7320/ADV7321 accept horizontal sync and odd/even field signals. When HSYNC is low, a transition of the field input indicates ...
Page 77
MODE 1—MASTER OPTION (TIMING REGISTER 0 TR0 = this mode, the ADV7320/ADV7321 can generate horizontal sync and odd/even field signals. When HSYNC is low, a transition of the field input indicates ...
Page 78
ADV7320/ADV7321 MODE 2— SLAVE OPTION (TIMING REGISTER 0 TR0 = this mode, the ADV7320/ADV7321 accept horizontal and vertical sync signals. A coincident low transition of both HSYNC and VSYNC inputs indicates ...
Page 79
MODE 2—MASTER OPTION (TIMING REGISTER 0 TR0 = this mode, the ADV7320/ADV7321 can generate horizontal and vertical sync signals. A coincident low transition of both HSYNC and VSYNC inputs indicates the ...
Page 80
ADV7320/ADV7321 MODE 3—MASTER/SLAVE OPTION (TIMING REGISTER 0 TR0 = this mode, the ADV7320/ADV7321 accept or generate hori- zontal sync and odd/even field ...
Page 81
APPENDIX 6—HD TIMING FIELD 1 1124 1125 P_VSYNC P_HSYNC FIELD 2 561 562 P_VSYNC P_HSYNC VERTICAL BLANKING INTERVAL VERTICAL BLANKING INTERVAL 563 564 565 566 567 568 569 Figure 122. 1080i HSYNC and ...
Page 82
ADV7320/ADV7321 APPENDIX 7—VIDEO OUTPUT LEVELS HD YPrPb OUTPUT LEVELS EIA-770.2, STANDARD FOR Y INPUT CODE 940 64 EIA-770.2, STANDARD FOR Pr/Pb 960 512 64 Figure 123. EIA 770.2 Standard Output Signals (525p/625p) EIA-770.1, STANDARD FOR Y INPUT CODE 940 64 ...
Page 83
RGB OUTPUT LEVELS Pattern: 100%/75% Color Bars 700mV 525mV 300mV 700mV 300mV 700mV 300mV Figure 127. PS RGB Output Levels 700mV 525mV 300mV 0mV 700mV 300mV 0mV 700mV 300mV 0mV Figure 128. PS RGB Output Levels—RGB Sync Enabled 525mV 525mV ...
Page 84
ADV7320/ADV7321 YPrPb LEVELS—SMPTE/EBU N10 Pattern: 100% Color Bars 700mV Figure 131. Pb Levels—NTSC 700mV Figure 132. Pb Levels—PAL 700mV Figure 133. Pr Levels—NTSC 700mV Figure 134. Pr Levels—PAL 700mV 300mV Figure 135. Y Levels—NTSC 700mV 300mV Figure 136. Y Levels—PAL ...
Page 85
VOLTS IRE:FLT 100 0 –50 L76 MICROSECONDS PRECISION MODE OFF APL = 44.5% SYNCHRONOUS SYNC = A 525 LINE NTSC FRAMES SELECTED 1, 2 SLOW CLAMP TO 0.00V AT 6.72Ps ...
Page 86
ADV7320/ADV7321 APPENDIX 8—VIDEO STANDARDS SMPTE 274M ANALOG WAVEFORM 4T EAV CODE F 0 INPUT PIXELS CLOCK SAMPLE NUMBER 2112 FVH* = FVH AND PARITY BITS SAV/EAV: LINE 1–562 SAV/EAV: LINE 563–1125 ...
Page 87
ACTIVE VIDEO 522 523 524 525 Figure 145. SMPTE 293M (525p) ACTIVE VIDEO 1 2 622 623 624 625 4 Figure 146. ITU-R BT.1358 (625p) VERTICAL BLANKING INTERVAL 747 748 749 750 Figure 147. ...
Page 88
... SEATING 0.05 PLANE VIEW A ROTATED 90° CCW ORDERING GUIDE Model Temperature Range 1 ADV7320KSTZ 0°C to 70°C 1 ADV7321KSTZ 0°C to 70°C EVAL-ADV7320EB EVAL-ADV7321EB Pb-free part. © 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. ...