AD9779BSV Analog Devices, AD9779BSV Datasheet

no-image

AD9779BSV

Manufacturer Part Number
AD9779BSV
Description
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9779BSV
Manufacturer:
ADI
Quantity:
189
Part Number:
AD9779BSVZ
Manufacturer:
AD
Quantity:
2 100
Part Number:
AD9779BSVZ
Manufacturer:
ADI
Quantity:
325
Part Number:
AD9779BSVZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD9779BSVZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9779BSVZRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
FEATURES
APPLICATIONS
PRODUCT DESCRIPTION
The AD9779 is a dual 16-bit high performance, high frequency
FUNCTIONAL BLOCK DIAGRAM
Rev. PrD
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
Preliminary Technical Data
• 1.8/3.3 V Single Supply Operation
• Low power: 950mW (I
• DNL = ± 1.5 LSB, INL = ± 5.0 LSB
• SFDR =82 dBc to f
• ACLR = 87 dBc @ 80 MHz IF
• CMOS data interface with Autotracking Input Timing
• Analog Output: Adjustable 10-30mA (RL=25 Ω to 50 Ω)
• 100-lead Exposed Paddle TQFP Package
• Multiple Chip Synchronization Interface
• 84dB Digital Interpolation Filter Stopband Attenuation
• Digital Inverse Sinc Filter
• Wireless Infrastructure
• Wideband Communications Systems:
Interpolation
Direct Conversion
Transmit Diversity
Point-to-Point Wireless, LMDS
DATACLK_OUT
OUT
P1D[15:0]
P2D[15:0]
SYNC_O
SYNC_I
= 100 MHz
OUTFS
= 20 mA; f
Delay Line
Delay Line
Assembler
Data
DAC
Q Latch
I Latch
= 1 GSPS, 4×
2X
2X
Peripheral
Interface
Serial
Figure 1 Functional Block Diagram
2X
2X
Clock Generation/Distribution
Power-On
Digital Controller
Reset
2X
2X
n = 1, 2, 3… 7
n * Fdac/8
DAC that provides a sample rate of 1 GSPS, permitting multi
carrier generation up to its Nyquist frequency. It includes features
optimized for direct conversion transmit applications, including
complex digital modulation and gain and offset compensation. The
DAC outputs are optimized to interface seamlessly with analog
quadrature modulators such as the AD8349. A serial peripheral
interface (SPI) provides for programming many internal
parameters and also enables read-back of status registers. The
output current can be programmed over a range of 10mA to 30mA.
The AD9779 is manufactured on an advanced 0.18µm CMOS
process and operates from 1.8V and 3.3V supplies for a total power
consumption of 950mW. It is supplied in a 100-lead QFP package.
PRODUCT HIGHLIGHTS
Ultra-low noise and Intermodulation Distortion (IMD) enable
high quality synthesis of wideband signals from baseband to high
intermediate frequencies.
Single-ended CMOS interface supports a maximum input rate of
300 MSPS with 1x interpolation.
Manufactured on a CMOS process, the AD9779 uses a proprietary
switching technique that enhances dynamic performance.
The current outputs of the AD9779 can be easily configured for
various single-ended or differential circuit topologies.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.326.8703
Modulator
Complex
10
10
10
10
Sinc
Sinc
-1
-1
Gain
Gain
Offset
Offset
2X/4X/8X
Multiplier
Clock
© 2005 Analog Devices, Inc. All rights reserved.
Dual 16-Bit, 1.0 GSPS
16-Bit
16-Bit
QDAC
IDAC
Reference
& Bias
D/A Converter
CLK+
CLK-
IOUT1_P
IOUT1_N
IOUT2_P
IOUT2_N
VREF
RSET
AUX1_P
AUX1_N
AUX2_P
AUX2_N
www.analog.com
AD9779

Related parts for AD9779BSV

AD9779BSV Summary of contents

Page 1

... Rev. PrD Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices ...

Page 2

AD9779 TABLE OF CONTENTS Specifications............................................................................................3 DC SPECIFICATIONS ......................................................................3 DIGITAL SPECIFICATIONS............................................................4 AC SPECIFICATIONS.......................................................................4 Pin Function Descriptions .....................................................................5 Pin Configuration....................................................................................6 Interpolation Filter Coefficients............................................................7 INTERPOLATION Filter RESPONSE CURVES................................8 CHARACTERIZATION DATA ............................................................9 General Description ..............................................................................12 Serial Peripheral Interface................................................................12 General Operation of the Serial Interface......................................12 ...

Page 3

Preliminary Technical Data 1 SPECIFICATIONS DC SPECIFICATIONS (VDD33 = 3.3 V, VDD18 = 1.8 V, MAXIMUM SAMPLE RATE, UNLESS OTHERWISE NOTED) Parameter RESOLUTION Integral Nonlinearity (DNL) ACCURACY Differential Nonlinearity (INL) Offset Error Gain Error (With Internal Reference) Gain Error (Without ...

Page 4

AD9779 DIGITAL SPECIFICATIONS (VDD33 = 3.3 V, VDD18 = 1.8 V, MAXIMUM SAMPLE RATE, UNLESS OTHERWISE NOTED) Parameter Differential peak-to-peak Voltage DAC CLOCK INPUT Common Mode Voltage (CLK+, CLK-) Maximum Clock Rate Maximum Clock Rate (SCLK) SERIAL PERIPHERAL Maximum Pulse ...

Page 5

Preliminary Technical Data PIN FUNCTION DESCRIPTIONS Pin Name Description No. 1 VDDC18 1.8 V Clock Supply 2 VDDC18 1.8 V Clock Supply 3 VSSC Clock Common 4 VSSC Clock Common 5 CLK+ Differential Clock Input 6 CLK- Differential Clock Input ...

Page 6

AD9779 PIN CONFIGURATION VDDC18 1 VDDC18 2 VSSC 3 VSSC 4 CLK+ 5 CLK- 6 VSSC 7 VSSC 8 VDDC18 9 VDDC18 10 VSSC 11 VSSC 12 SYNC_I+ 13 SYNC_I- 14 VSSD 15 VDDD33 16 P1D<15> 17 P1D<14> 18 P1D<13> ...

Page 7

Preliminary Technical Data INTERPOLATION FILTER COEFFICIENTS Table 5: Halfband Filter 1 Lower Upper Integer Coefficient Coefficient Value H(1) H(55) -4 H(2) H(54) 0 H(3) H(53) 13 H(4) H(52) 0 H(5) H(51) -34 H(6) H(50) 0 H(7) H(49) 72 H(8) H(48) ...

Page 8

AD9779 INTERPOLATION FILTER RESPONSE CURVES 10 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 - Figure 3. AD9779 2x Interpolation, Low Pass Response to ±4x Input Data Rate (Dotted Lines Indicate 1dBRoll-Off) ...

Page 9

Preliminary Technical Data CHARACTERIZATION DATA 8192 16384 24576 32768 40960 Code Figure 6. AD9779 Typical INL 2 1.5 1 0 8192 16384 24576 ...

Page 10

AD9779 100.0 F =200MSPS D ATA 90.0 80.0 F =160MSPS D ATA 70.0 60.0 50 Fout - MHz Figure 12. Third Order IMD vs. F OUT 100.0 F =200MSPS D ATA 90.0 80.0 F =160MSPS D ATA ...

Page 11

Preliminary Technical Data -90 -85 F -80 -75 -70 F =61.44MSPS -65 D ATA -60 -55 - 100 120 140 160 180 200 220 240 260 280 300 Fout - Figure 18. ...

Page 12

AD9779 GENERAL DESCRIPTION The AD9779 combines many features which make it make it a very attractive DAC for wired and wireless communications systems. The dual digital signal path and dual DAC structure allow an easy interface with common quadrature modulators ...

Page 13

Preliminary Technical Data this pin. However, this pin can be used as a bidirectional data line. The configuration of this pin is controlled by Bit 7 of register address 00h. The default is Logic 0, which configures the SDIO pin ...

Page 14

AD9779 SPI Register Map Register Address Bit 7 Name Comm 00h 00 SDIO Register Bidirectional Digital 01h 01 Filter Interpolation Factor <1: 0> Control Register 02h 02 Data Format Sync 03h 03 Data Delay Mode <1:0> Control 04h 04 Sync ...

Page 15

Preliminary Technical Data Aux 2 DAC 10h 15 Auxiliary DAC2 Data <7:0> Control Register 11h 16 Auxiliary DAC2 Sign 12h 17 Cross Updel <7:0> Cross 13h 18 Cross Dndel <7:0> Register 14h 19 Cross Clock Divide <3:0> 15h 20 Cross ...

Page 16

AD9779 Register (hex) Bits Name 00 7 SDIO Bidirectional Comm Register 6 LSB/MSB First 5 Software RESET 4 Power Down Mode 3 Auto Power Down Enable 1 PLL LOCK (read only) 7:6 Filter Interpolation 01 Rate Digital Path Filter Control ...

Page 17

Preliminary Technical Data 06 7 Data Delay Error (read only) IRQ Status 6 Chip Synchronization Delay Error (read only) 5 Cross Control Error (read only) 3 Data Delay Error Enable 2 Chip Synchronization Error Enable 1 Cross Control Error Enable ...

Page 18

AD9779 0D 7 Aux DAC1 Sign Auxiliary DAC1 Control and Data 6 Aux DAC1 Direction 5 Aux DAC1 Sleep 1:0 Aux DAC1 Gain Adjustment 0E 7:0 QDAC Gain Adjustment QDAC Gain 7 QDAC Sleep 0F QDAC Gain and Control 6 ...

Page 19

Preliminary Technical Data 1A 7 MISR Enable MISR Control 6 MISR IQ Select 5 MISR Samples 3 Internal Data Enable 2:0 Test Mode 1B 7:0 MISR Signature MISR Signature Register 1 7:0 MISR Signature 1C MISR Signature Register 2 7:0 ...

Page 20

AD9779 Interp. Filter Filter1 mode Filter2 mode (Mode_F1) (Mode_F2) Factor Mode <7:6> <5:2> 8 00h 01h 02h 03h 04h 05h 06h 2 ...

Page 21

Preliminary Technical Data PLL Frequency Band Select PLL Band Select Value Frequency in MHz 11111 (31) 804 – 850 11110 (30) 827 – 875 11101 (29) 850 – 899 11100 (28) 875 – 925 11011 (27) 899 – 951 11010 ...

Page 22

AD9779 Internal Reference/Full Scale Current Generation Full scale current on the AD9779 IDAC and QDAC can be set from 10 to 30ma. Initially, the 1.2V bandgap reference is used to set up a current in an external resistor connected to ...

Page 23

Preliminary Technical Data The power down bit (register 00h, bit 4) controls the power down function for the digital section of the AD9779. The power down function in bit 4 works in conjunction with TxEnable (pin 39) according to the ...

Page 24

AD9779 Refe rence Clock DATA CLK out Input Data Figure 34. Timing Specifications for AD9779, PLL Enabled, Reference Clock = 2x Input Sample Rate Refe rence Clock DATA CLK out Input Data Figure 35. Timing Specifications for AD9779, PLL Enabled, ...

Page 25

Preliminary Technical Data Interpolation Filter Architecture The AD9779 can provide up to 8× interpolation or disable the interpolation filters entirely. The coefficients of the low pass filters and the inverse sinc filter are given in Table 5, Table 6, Table ...

Page 26

AD9779 10 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 - Figure 44. Interpolation/Modulation Combination of f Filter in Odd Mode 10 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 ...

Page 27

Preliminary Technical Data EVALUATION BOARD SCHEMATICS Figure 47. AD9779 Eval Board, Rev B , Power Supply Decoupling and SPI Interface Rev. PrD | Page AD9779 ...

Page 28

AD9779 Figure 48. AD9779 Eval Board, Rev B , Circuitry Local to AD9779 Rev. PrD | Page Preliminary Technical Data ...

Page 29

Preliminary Technical Data Figure 49. AD9779 Eval Board, RevB , AD8349 Quadrature Modulator Rev. PrD | Page AD9779 ...

Page 30

AD9779 Figure 50. AD9779 Eval Board, RevB , DAC Clock Interface Rev. PrD | Page Preliminary Technical Data ...

Page 31

Preliminary Technical Data Figure 51. AD9779 Eval Board, RevB , Input Port 1, Digital Input Buffers Rev. PrD | Page AD9779 ...

Page 32

AD9779 Figure 52. AD9779 Eval Board, RevB , Input Port 2, Digital Input Buffers Rev. PrD | Page Preliminary Technical Data ...

Page 33

Preliminary Technical Data Outline Dimensions Rev. PrD | Page AD9779 ...

Page 34

... ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ORDERING GUIDE Model Temperature Range AD9779BSV -40°C to +85°C (Ambient) AD9779/PCB 25°C (Ambient) © 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. PR05363– ...

Related keywords