AD9265 Analog Devices, AD9265 Datasheet - Page 35

no-image

AD9265

Manufacturer Part Number
AD9265
Description
16-Bit, 125 MSPS/105 MSPS/80 MSPS, 1.8 V Analog-to-Digital Converter
Manufacturer
Analog Devices
Datasheet

Specifications of AD9265

Resolution (bits)
16bit
# Chan
1
Sample Rate
125MSPS
Interface
LVDS,Par
Analog Input Type
Diff-Uni
Ain Range
(2Vref) p-p,1 V p-p,2 V p-p
Adc Architecture
Pipelined
Pkg Type
CSP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9265BCPZ-105
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9265BCPZ-125
Manufacturer:
ADI
Quantity:
15
Part Number:
AD9265BCPZ-125
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9265BCPZ-80
Manufacturer:
ADI/亚德诺
Quantity:
20 000
CONFIGURATION WITHOUT THE SPI
In applications that do not interface to the SPI control registers,
the SDIO/DCS pin and the SCLK/DFS pin serve as standalone
CMOS-compatible control pins. When the device is powered
up, it is assumed that the user intends to use the pins as static
control lines for the duty cycle stabilizer and output data format
feature control. In this mode, connect the CSB chip select to
AVDD, which disables the serial port interface.
The OEB pin, the DITHER pin, the LVDS pin, the LVDS_RS
pin, and the PDWN pin are active control lines in both external
pin mode and SPI mode. The input from these pins or the SPI
register setting is used to determine the mode of operation for
the part.
Table 15. Mode Selection
Pin
SDIO/DCS
SCLK/DFS
OEB
PDWN
LVDS
LVDS_RS
DITHER
SCLK
SDIO
CSB
DON’T CARE
DON’T CARE
External
Voltage
SVDD (default)
AGND
SVDD
AGND (default)
DRVDD
AGND (default)
AVDD
AGND (default)
AGND (default)
AVDD
AGND (default)
AVDD
AGND (default)
AVDD
t
S
R/W
t
DS
W1
Configuration
Duty cycle stabilizer enabled
Duty cycle stabilizer disabled
Twos complement enabled
Offset binary enabled
Outputs in high impedance
Outputs enabled
Chip in power-down or standby
mode
Normal operation
CMOS output mode
LVDS output mode
ANSI LVDS output levels
Reduced swing LVDS output
levels
Dither disabled
Dither enabled
W0
t
DH
A12
t
HIGH
A11
t
Figure 84. Serial Port Interface Timing Diagram
LOW
A10
A9
Rev. A | Page 35 of 44
t
CLK
A8
A7
SPI ACCESSIBLE FEATURES
Table 16 provides a brief description of the general features that
are accessible via the SPI. These features are described in detail
in AN-877 Application Note, Interfacing to High Speed ADCs via
SPI. The AD9265 part-specific features are described in detail
following Table 17, the external memory map register table.
Table 16. Features Accessible Using the SPI
Feature
Name
Mode
Clock
Offset
Test I/O
Output Mode
Output Phase
Output Delay
VREF
D5
Description
Allows the user to set either power-down mode or
standby mode
Allows the user to access the DCS, set the clock
divider, set the clock divider phase, and enable
the SYNC input
Allows the user to digitally adjust the converter
offset
Allows the user to set test modes to have known
data on output bits
Allows the user to set the output mode
Allows the user to set the output clock polarity
Allows the user to vary the DCO delay
Allows the user to set the reference voltage
D4
D3
D2
D1
D0
t
H
DON’T CARE
AD9265
DON’T CARE

Related parts for AD9265