ADUC7024 Analog Devices, ADUC7024 Datasheet - Page 15

no-image

ADUC7024

Manufacturer Part Number
ADUC7024
Description
Manufacturer
Analog Devices
Datasheet

Specifications of ADUC7024

Mcu Core
ARM7 TDMI
Mcu Speed (mips)
40
Sram (bytes)
8192Bytes
Gpio Pins
30
Adc # Channels
10
Other
PWM

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADUC7024BCPZ62
Manufacturer:
Maxim
Quantity:
151
Part Number:
ADUC7024BCPZ62
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADUC7024BCPZ62
Quantity:
80
Part Number:
ADUC7024BCPZ62-RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7024BCPZ62I
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7024BSTZ62
Manufacturer:
AD
Quantity:
261
Part Number:
ADUC7024BSTZ62
Manufacturer:
ADI
Quantity:
248
Part Number:
ADUC7024BSTZ62
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADUC7024BSTZ62
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADUC7024BSTZ62
Quantity:
1 300
Part Number:
ADUC7024BSTZ62-RL
Manufacturer:
VISHAY
Quantity:
120
Part Number:
ADUC7024BSTZ62-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Table 9. SPI Slave Mode Timing (Phase Mode = 0)
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
1
2
CS
SL
SH
DAV
DSU
DHD
DF
DR
SR
SF
DOCS
SFS
t
t
UCLK
HCLK
= 23.9 ns. It corresponds to the 41.78 MHz internal clock from the PLL before the clock divider; see Figure 57.
depends on the clock divider or CD bits in the PLLCON MMR. t
(POLARITY = 0)
(POLARITY = 1)
Description
CS to SCLOCK edge
SCLOCK low pulse width
SCLOCK high pulse width
Data output valid after SCLOCK edge
Data input setup time before SCLOCK edge
Data input hold time after SCLOCK edge
Data output fall time
Data output rise time
SCLOCK rise time
SCLOCK fall time
Data output valid after CS edge
CS high after SCLOCK edge
SCLOCK
SCLOCK
MISO
MOSI
CS
t
DOCS
t
CS
1
t
DSU
MSB IN
2
2
t
MSB
DHD
t
SH
Figure 9. SPI Slave Mode Timing (Phase Mode = 0)
t
DF
t
DAV
HCLK
1
= t
t
SL
Rev. D | Page 15 of 96
1
UCLK
t
DR
BITS 6 TO 1
BITS 6 TO 1
/2
CD
; see Figure 57.
2 × t
Min
(2 × t
1 × t
0
ADuC7019/20/21/22/24/25/26/27/28/29
UCLK
UCLK
HCLK
) + (2 × t
LSB IN
UCLK
t
SR
)
LSB
Typ
(SPIDIV + 1) × t
(SPIDIV + 1) × t
5
5
5
5
t
SF
t
SFS
HCLK
HCLK
Max
25
12.5
12.5
12.5
12.5
25
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADUC7024