STM32F103ZG STMicroelectronics, STM32F103ZG Datasheet - Page 96

no-image

STM32F103ZG

Manufacturer Part Number
STM32F103ZG
Description
Mainstream Performance line, ARM Cortex-M3 MCU with 1 Mbyte Flash, 72 MHz CPU, motor control, USB and CAN
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32F103ZG

Conversion Range
0 to 3.6 V
Supported Peripherals
timers, ADCs, DAC, SDIO, I2Ss, SPIs, I2Cs and USARTs
Systick Timer
a 24-bit downcounter

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32F103ZG
Manufacturer:
ST
0
Part Number:
STM32F103ZGH6
Manufacturer:
STMicroelectronics
Quantity:
135
Part Number:
STM32F103ZGH6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F103ZGH6
Manufacturer:
ST
0
Part Number:
STM32F103ZGH6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM32F103ZGH6
0
Company:
Part Number:
STM32F103ZGH6
Quantity:
12 000
Part Number:
STM32F103ZGH6TR
Manufacturer:
ST
0
Part Number:
STM32F103ZGT6
Manufacturer:
ISSI
Quantity:
5 600
Part Number:
STM32F103ZGT6
Manufacturer:
STMicroelectronics
Quantity:
135
Part Number:
STM32F103ZGT6
Manufacturer:
STM
Quantity:
648
Part Number:
STM32F103ZGT6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F103ZGT6
Manufacturer:
STM
Quantity:
180
Part Number:
STM32F103ZGT6
0
Part Number:
STM32F103ZGT6TR
0
Company:
Part Number:
STM32F103ZGT6TR
Quantity:
500
Electrical characteristics
Table 57.
1. Based on design simulation and/or characterization results, not tested in production.
2. Depends on f
96/120
DuCy(SCK)
f
1/t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CK
r(CK)
f(CK)
v(WS)
h(WS)
su(WS)
h(WS)
w(CKH)
w(CKL)
su(SD_MR)
su(SD_SR)
h(SD_MR)
h(SD_SR)
v(SD_ST)
h(SD_ST)
v(SD_MT)
h(SD_MT)
c(CK)
Symbol
(1)
(1)
(1)
(1)
(1)
(1)
(1)(2)
(1)(2)
(1)
(1)(2)
(1)(2)
(1)
(1)
(1)
I
2
PCLK
S characteristics
I2S slave input clock duty cycle Slave mode
I
I
WS valid time
WS hold time
WS setup time
WS hold time
CK high and low time
Data input setup time
Data input setup time
Data input hold time
Data output valid time
Data output hold time
Data output valid time
Data output hold time
2
2
S clock frequency
S clock rise and fall time
. For example, if f
Parameter
PCLK
=8 MHz, then T
Doc ID 16554 Rev 3
Master mode (data: 16 bits,
Audio frequency = 48 kHz)
Slave mode
Capacitive load C
Master mode
Master mode
Slave mode
Slave mode
Master f
frequency = 48 kHz
Master receiver
Slave receiver
Master receiver
Slave receiver
Slave transmitter (after enable
edge)
Slave transmitter (after enable
edge)
Master transmitter (after enable
edge)
Master transmitter (after enable
edge)
PCLK
= 1/f
PCLK
Conditions
PLCLK
= 16 MHz, audio
=125 ns.
L
= 50 pF
I2S2
I2S3
I2S2
I2S3
STM32F103xF, STM32F103xG
312.5
1.522
Min
345
6.5
1.5
0.5
30
11
3
0
2
0
4
0
-
2
0
-
-
0
1.525
Max
70
6.5
18
8
-
-
-
-
-
-
-
-
-
-
-
-
-
3
-
MHz
Unit
ns
%

Related parts for STM32F103ZG