M25P32 Numonyx, B.V., M25P32 Datasheet - Page 33

no-image

M25P32

Manufacturer Part Number
M25P32
Description
32-Mbit, low voltage, serial Flash memory with 75 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P32
Manufacturer:
ST
0
Part Number:
M25P32
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P32-AVMS6G
Manufacturer:
ST
0
Part Number:
M25P32-AVMS6TG
Manufacturer:
ST
0
Part Number:
M25P32-V6G
Manufacturer:
ST
0
Part Number:
M25P32-V6P
Manufacturer:
ST
0
Part Number:
M25P32-VME6
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P32-VME6G
Manufacturer:
Numonyx/ST Micro
Quantity:
34 441
Part Number:
M25P32-VME6G
Manufacturer:
MICRON
Quantity:
2 180
Part Number:
M25P32-VME6G
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
M25P32-VME6G-PBF-T2
Quantity:
18 474
Part Number:
M25P32-VME6TG
Manufacturer:
MICRON
Quantity:
1 000
Part Number:
M25P32-VME6TG
Manufacturer:
NUMONYX
Quantity:
12 550
Part Number:
M25P32-VME6TG
Manufacturer:
MICRON
Quantity:
20 000
M25P32
6.10
Bulk Erase (BE)
The Bulk Erase (BE) instruction sets all bits to 1 (FFh). Before it can be accepted, a Write
Enable (WREN) instruction must previously have been executed. After the Write Enable
(WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL).
The Bulk Erase (BE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code on Serial Data Input (D). Chip Select (S) must be driven Low for the entire
duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the Bulk Erase instruction is not executed. As soon as Chip Select (S)
is driven High, the self-timed Bulk Erase cycle (whose duration is t
Bulk Erase cycle is in progress, the Status Register may be read to check the value of the
Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Bulk
Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is
completed, the Write Enable Latch (WEL) bit is reset.
The Bulk Erase (BE) instruction is executed only if all Block Protect (BP2, BP1, BP0) bits are
0. The Bulk Erase (BE) instruction is ignored if one, or more, sectors are protected.
Figure 17. Bulk Erase (BE) instruction sequence
S
C
D
Figure
0
1
2
17.
Instruction
3
4
5
6
7
BE
AI03752D
) is initiated. While the
Instructions
33/53

Related parts for M25P32