WM8726 Wolfson Microelectronics plc, WM8726 Datasheet - Page 12

no-image

WM8726

Manufacturer Part Number
WM8726
Description
24-bit 192khz Stereo Dac
Manufacturer
Wolfson Microelectronics plc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8726ED
Quantity:
19
Part Number:
WM8726ED
Quantity:
23
Part Number:
WM8726ED
Manufacturer:
WM
Quantity:
20 000
Part Number:
WM8726ED/R
Manufacturer:
WOLFSON
Quantity:
20 000
Part Number:
WM8726GED
Manufacturer:
TI
Quantity:
1 145
Part Number:
WM8726GED
Manufacturer:
WM
Quantity:
20 000
WM8726
CLOCKING SCHEMES
DIGITAL AUDIO INTERFACE
w
Typically an external low pass filter circuit will be used to remove residual out of band noise
characteristic of delta sigma converters. However, the advanced multi-bit DAC used in WM8726
produces far less out of band noise than single bit traditional sigma delta DACs, and so in many
applications this filter may be removed, or replaced with a simple RC pole.
In a typical digital audio system there is only one central clock source producing a reference clock
to which all audio data processing is synchronised. This clock is often referred to as the audio
system’s Master Clock. The external master clock can be applied directly through the MCLK input
pin with no configuration necessary for sample rate selection.
Note that on the WM8726, MCLK is used to derive clocks for the DAC path. The DAC path
consists of DAC sampling clock, DAC digital filter clock and DAC digital audio interface timing. In
a system where there are a number of possible sources for the reference clock it is recommended
that the clock source with the lowest jitter be used to optimise the performance of the DAC.
The device can be powered down by stopping MCLK. In this state the power consumption is
substantially reduced.
Audio data is applied to the internal DAC filters via the Digital Audio Interface. Three interface
formats are supported:
All formats send the MSB first. The data format is selected with the FORMAT pin. When
FORMAT is LOW, right justified data format is selected and word lengths up to 16-bits may be
used. When the FORMAT pin is HIGH, I
24-bits may be used. (If a word length shorter than 24-bits is used, the unused bits will be padded
with zeros). If LRCIN is 4 BCKINs or less duration, the DSP compatible format is selected. Early
and Late clock formats are supported, selected by the state of the FORMAT pin.
‘Packed’ mode (i.e. only 32 or 48 clocks per LRCIN period) operation is also supported in both I
(16-24 bits) and right justified formats, (16 bit). If a ‘packed’ format of 16-bit word length is applied
(16 BCKINS per LRCIN half period), the device auto-detects this mode and switches to 16-bit
data length.
I
The WM8726 supports word lengths of 16-24 bits in I
In I
multiplexed with LRCIN indicating whether the left or right channel is present. LRCIN is also used
as a timing reference to indicate the beginning or end of the data words.
In I
length. LRCIN must be high for a minimum of word length BCKINs and low for a minimum of word
length BCKINs. Any mark to space ratio on LRCIN is acceptable provided the above requirements
are met. In I
transition. LRCIN is low during the left samples and high during the right samples.
2
S MODE
2
2
S modes, the minimum number of BCKINs per LRCIN period is 2 times the selected word
S mode, the digital audio interface receives data on the DIN input. Audio Data is time
Right Justified mode
I
DSP mode
2
S mode
2
S mode, the MSB is sampled on the second rising edge of BCKIN following a LRCIN
2
S format is selected and word length of any value up to
2
S mode.
PD Rev 4.6 May 2008
Production Data
2
S
12

Related parts for WM8726