MT9VDDT1672AG-265 Micron Semiconductor Products, MT9VDDT1672AG-265 Datasheet - Page 11

no-image

MT9VDDT1672AG-265

Manufacturer Part Number
MT9VDDT1672AG-265
Description
128mb, 256mb, 512mb X72, Ecc, Sr 184-pin Ddr Sdram Udimm
Manufacturer
Micron Semiconductor Products
Datasheet
Table 12:
PDF: 09005aef808f912d/Source: 09005aef808f8ccd
DD9C16_32_64x72A.fm - Rev. E 11/07 EN
Parameter/Condition
Operating one bank active-precharge current:
t
cycle; Address and control inputs changing once every two clock
cycles
Operating one bank active-read-precharge current: BL = 4;
t
inputs changing once per clock cycle
Precharge power-down standby current: All device banks idle;
Power-down mode;
Idle standby current: CS# = HIGH; All device banks idle;
t
changing once per clock cycle; V
Active power-down standby current: One device bank active;
Power-down mode;
Active standby current: CS# = HIGH; CKE = HIGH; One device bank
active;
changing twice per clock cycle; Address and other control inputs
changing once per clock cycle
Operating burst READ current: BL = 2; Continuous burst READs;
One device bank active; Address and control inputs changing once
per clock cycle;
Operating burst WRITE current: BL = 2; Continuous burst WRITEs;
One device bank active; Address and control inputs changing once
per clock cycle;
twice per clock cycle
Auto refresh current
Self refresh current: CKE ≤ 0.2V
Operating bank interleave READ current: Four device bank
interleaving READs (BL = 4) with auto precharge;
t
active READ or WRITE commands
CK =
RC =
CK =
CK =
t
t
t
t
CK (MIN); DQ, DM, and DQS inputs changing once per clock
RC (MIN);
CK (MIN); CKE = HIGH; Address and other control inputs
CK (MIN); Address and control inputs change only during
t
RC =
t
I
Values are shown for the MT46V64M8 DDR SDRAM only and are computed from values specified in the
512Mb (64 Meg x 8) component data sheet
RAS (MAX);
DD
t
t
CK =
CK =
t
CK =
Specifications and Conditions – 512MB
t
t
CK =
CK =
t
t
CK (MIN); I
CK (MIN); DQ, DM, and DQS inputs changing
t
CK (MIN); I
t
t
t
CK =
CK (MIN); CKE = LOW
CK (MIN); CKE = LOW
128MB, 256MB, 512MB (x72, ECC, SR): 184-Pin DDR SDRAM UDIMM
IN
t
CK (MIN); DQ, DM, and DQS inputs
OUT
= V
OUT
REF
= 0mA
= 0mA; Address and control
for DQ, DM, and DQS
t
t
t
REFC =
REFC = 7.8125µs
RC =
t
RC =
t
RC (MIN);
t
t
RFC (MIN)
RC (MIN);
11
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Symbol
I
I
I
I
I
I
I
DD
DD
DD
DD
I
I
DD
DD
DD
I
I
I
DD
DD
DD
DD
DD
4W
3N
5A
2P
3P
4R
2F
0
1
5
6
7
1,395
1,665
1,710
1,755
3,105
4,050
-40B
495
405
540
45
99
45
Electrical Specifications
1,170
1,440
1,485
1,575
2,610
3,645
-335
405
315
450
45
90
45
©2003 Micron Technology, Inc. All rights reserved.
1,170
1,440
1,485
1,395
2,610
3,600
-262
405
315
450
45
90
45
-26A/
1,035
1,305
1,305
1,215
2,520
3,150
-265
360
270
405
45
90
45
Units
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA

Related parts for MT9VDDT1672AG-265