AAT2689 Analogic Corporation, AAT2689 Datasheet - Page 15

no-image

AAT2689

Manufacturer Part Number
AAT2689
Description
Manufacturer
Analogic Corporation
Datasheet
For asynchronous step-down converter operation, the
power dissipation is only in the internal high side MOSFET
during the on time. When the switch is off, the power
dissipates on the external Schottky diode. Total package
loss for AAT2689 reduces to the following equation:
where D =
Since R
vary with input voltage, the total losses should be inves-
tigated over the complete input voltage range.
Given the total losses, the maximum junction tempera-
ture can be derived from the θ
package, which is 50°C/W.
Layout Considerations
The suggested PCB layout for the AAT2689 is shown in
Figures 4, 5, and 6. The following guidelines should be
used to help ensure a proper layout.
1. The power input capacitors (C1 and C15) should be
SystemPower
2689.2008.06.1.0
P
TOTAL
connected as close as possible to high voltage input
pin (IN1) and power ground.
= I
OUT1
DS(ON)
2
· R
V
, quiescent current, and switching losses all
V
OUT
DS(ON)H
IN
TM
T
is the duty cycle.
J(MAX)
PMIC Solution for 12V Adapter Systems with 2-Output High Performance Step-Down Converters
· D + (t
= P
SW
· F
TOTAL
S
· I
OUT1
· θ
+ I
JA
JA
Q1
+ T
) · V
for the TDFN34-16
AMB
IN1
+ (V
IN2
- V
w w w . a n a l o g i c t e c h . c o m
OUT2
) · I
OUT2
2. C1, L1, D2, C9 and C11 should be placed as close as
3. The feedback trace or FB1 pin should be separated
4. The resistance of the trace from the load returns to
5. Connect unused signal pins to ground to avoid
6. The critical small signal components include feed-
7. C7 should be connected close to the RS1 and OS1
8. For good thermal coupling, PCB vias are required
possible to minimize any parasitic inductance in the
switched current path which generates a large volt-
age spike during the switching interval. The connec-
tion of inductor to switching node should be as short
as possible.
from any power trace and connected as close as pos-
sible to the load point. Sensing along a high-current
load trace will degrade DC load regulation.
PGND should be kept to a minimum. This will help to
minimize any error in DC regulation due to differ-
ences in the potential of the internal signal ground
and the power ground.
unwanted noise coupling.
back components, and compensation components
should be placed close to the FB1 and COMP1 pins.
The feedback resistors should be located as close as
possible to the FB1 pin with its ground tied straight
to the signal ground plane which is separated from
power ground plane.
pins, while R2 should be connected directly to the
output pin of the inductor. For the best current limit
performance, C7 and R2 should be placed on the bot-
tom layer to avoid noise coupling from the inductor.
from exposed pad 1 (EP1) to the bottom ground
plane and from exposed pad 2 (EP2) to the bottom
VIN plane.
PRODUCT DATASHEET
AAT2689
15

Related parts for AAT2689