MAX11040K Maxim Integrated Products, MAX11040K Datasheet - Page 29

no-image

MAX11040K

Manufacturer Part Number
MAX11040K
Description
(MAX11040K / MAX11060) Sigma-Delta ADCs
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX11040KGUU+
Manufacturer:
Maxim
Quantity:
28
Part Number:
MAX11040KGUU+
Manufacturer:
MAXIM/美信
Quantity:
20 000
Company:
Part Number:
MAX11040KGUU+T
Quantity:
5 000
www.DataSheet.co.kr
Referring back to the analog input, since the entire sam-
pling section of the converter also paused for two clock
cycles, the sampling point for sample 5 is also paused
by two clock cycles, possibly creating a small distur-
bance at the SYNC falling edge. This disturbance is fil-
tered with the digital filter, which makes it less distinct.
If the SYNC falling edge occurred during the same XIN
clock period as the DRDYOUT signal, the disturbance
does not affect the periodic timing since the SYNC
falling edge would demand a pause of zero XIN clock
cycles. Hence, connecting the DRDYOUT of one con-
verter to the SYNC inputs of many converters, as illus-
trated in Figure 13, aligns the sampling of the
converters on the first SYNC falling edge, but does not
disturb a regular sampling process for future samples.
See the Multiple Device Synchronization section for dif-
ferent ways to use the SYNC input.
Figures 17 shows the bipolar I/O transfer function.
Code transitions occur halfway between successive-
integer LSB values. Output coding is binary, with 1 LSB
= (0.88 x V
V
V
The serial interface, logic, digital filter, and modulator
circuits reset to zero at power-up. The power-on reset
circuit releases this reset no more than 1ms after
V
REFIO
REFIO
DVDD
) x 2/65536 for the MAX11060.
) x 2/16,777,216 in 24-bit mode, and (0.88 x
rises above 2V.
REFIO
24-/16-Bit, 4-Channel, Simultaneous-Sampling,
) x 2/524,288 in 19-bit mode, (0.88 x
______________________________________________________________________________________
Transfer Function
Power-On Reset
Cascadable, Sigma-Delta ADCs
Figure 17. ADC Transfer Function
011...111
000...011
000...010
000...001
000...000
111...111
111...110
100...001
100...000
011..110
OUTPUT CODE
-FS
*N = 19 FOR 19-BIT TRANSFER
N = 24 FOR 24-BIT TRANSFER
N = 16 FOR MAX11060
1 LSB =
FUNCTION,
FUNCTION
-FS = -0.88 x V
FS = +0.88 x V
ZS = 0
2(0.88 x V
DIFFERENTIAL INPUT VOLTAGE (LSB)
2
N*
REFIO
REFIO
REFIO
)
0
FULL-SCALE
TRANSITION
FS - 3/2 LSB
FS
29
Datasheet pdf - http://www.DataSheet4U.net/

Related parts for MAX11040K