ADCLK846 Analog Devices, ADCLK846 Datasheet - Page 3

no-image

ADCLK846

Manufacturer Part Number
ADCLK846
Description
6 LVDS/12 CMOS Outputs Low Power Clock Fanout Buffer
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADCLK846BCPZ
Manufacturer:
AD
Quantity:
991
Part Number:
ADCLK846BCPZ-REEL7
Manufacturer:
ADI
Quantity:
5 031
www.DataSheet4U.com
SPECIFICATIONS
ELECTRICAL CHARACTERISTICS
Typical values are given for V
V
Table 1.
Parameter
CLOCK INPUTS
LVDS CLOCK OUTPUTS
CMOS CLOCK OUTPUTS
S
Input Frequency
Input Sensitivity, Differential
Input Level
Input Common-Mode Voltage
Input Common-Mode Range
Input Voltage Offset
Input Sensitivity, Single-Ended
Input Resistance (Differential)
Input Capacitance
Input Bias Current (Each Pin)
Output Frequency
Differential Output Voltage
Offset Voltage
Short-Circuit Current
Output Frequency
Output Voltage High
Output Voltage Low
Reference Voltage
Output Voltage
Output Resistance
Output Current
= 1.8 V ± 5% and T
A
= −40°C to +85°C variations, unless otherwise noted. Input slew rate > 1 V/ns, unless otherwise noted.
S
= 1.8 V and T
Symbol
V
V
V
C
V
ΔV
V
ΔV
I
V
V
S
CM
CMR
IN
OD
OS
A, I
OH
OL
REF
OD
OS
S
B
A
Min
0
V
0.4
−350
247
1.125
V
V
V
= 25°C, unless otherwise noted. Minimum and maximum values are given over the full
S
S
S
S
/2 − 0.1
/2 − 0.1
− 0.1
− 0.35
Typ
150
30
150
7
2
344
1.25
3
V
60
S
/2
Rev. A | Page 3 of 16
Max
1200
1.8
V
V
+350
1200
454
50
1.375
50
6
250
0.1
0.35
V
500
S
S
S
/2 + 0.05
/2 + 0.1
− 0.4
Unit
MHz
mV p-p
V p-p
V
V
mV
mV p-p
pF
μA
MHz
mV
mV
V
mV
mA
MHz
V
V
V
V
V
Ω
μA
Conditions
Differential input
Jitter performance is improved with higher slew
rates (greater voltage swing)
Larger voltage swings can turn on the protection
diodes and can degrade jitter performance
Inputs are self-biased; enables ac coupling
Inputs are dc-coupled with 200 mV p-p signal
applied
CLK ac-coupled; CLK ac-bypassed to ground
Full input swing
Termination = 100 Ω; differential (OUTx, OUTx)
See Figure 9 for a swing vs. frequency plot
Each pin (output shorted to GND )
Single-ended; termination = open
OUTx and OUTx in phase
With 10 pF load each output; see Figure 16 for
swing vs. frequency
At 1 mA load
At 10 mA load
At 1 mA load
At 10 mA load
±500 μA
ADCLK846

Related parts for ADCLK846