83C055 Philips Semiconductors, 83C055 Datasheet - Page 8

no-image

83C055

Manufacturer Part Number
83C055
Description
Microcontrollers for TV and video MTV
Manufacturer
Philips Semiconductors
Datasheet
Philips Semiconductors
7
For a description of the standard functions please refer to
the “Data Handbook IC20; Section 2: 80C51 Technical
Description” .
8
The I/O structure of the 83C055 is similar to the standard
I/O structure in the 80C51, except for the points described
in Table 5.
9
9.1
Although the 83C055 is specifically referred to throughout
this data sheet, the information applies to all the devices.
The differences to 80C51 features and the derivative
functions are described in the following Sections and
Chapters.
Figure 1 shows the block diagram of the 83C055.
9.1.1
Standard functions to the 80C51 that are not implemented
in the 83C055:
9.1.2
The interrupt facilities of the 83C055 differ from those of
the 80C51 as follows:
9.1.4
Table 5 I/O ports differences
1996 Mar 22
Port 0
Port 1
Port 2
Port 3
As Data and Program Memory are not externally
expandable on the 83C055, the ALE, EA, and
PSEN signals are not implemented.
Idle mode.
Power-down mode.
Microcontrollers for TV and video (MTV)
I/O
DESCRIPTION OF STANDARD FUNCTIONS
INPUT/OUTPUT (I/O)
DESCRIPTION OF DERIVATIVE FUNCTIONS
General description
N
I
I/O
NTERRUPT FACILITIES DIFFERENCES
OT IMPLEMENTED FUNCTIONS
external memory expansion
8-bit general purpose quasi-bidirectional
quasi-bidirectional and can be used for external
memory expansion
quasi-bidirectional; all eight bits have alternate uses 3 port bits have some of the same alternative uses
PORTS DIFFERENCES
STANDARD 80C51
8
Table 3 Program Memory address
9.1.3
and GF0 are general purpose flag bits.
Table 4 PCON Register format (address 87H)
The PCON register format is shown in Table 4. Bits GF1
Reset
External INT0
Timer 0
External INT1
Timer 1
VSync Start
The IP register is not used, and the IE register (address
A8H) is similar to that on the 80C51;see Table 36.
The VSYNC input used by the OSD facility can generate
an interrupt. The active polarity of the pulse is
programmable (see Section 13.7); interrupt occurs at
the leading edge of the pulse.
Since there is no serial port, there are no interrupts nor
control bits relating to this interrupt. The interrupts and
their vector addresses are shown in Table 3.
External Interrupt 1 is modified so that an interrupt is
generated when the input switches are in either direction
(on the 80C51, there is a programmable choice between
interrupt on a negative edge or a LOW level on INT1).
This facility allows for software pulse-width
measurement handling of a remote control.
7
EVENT
8-bit open-drain bidirectional port; and includes:
alternative use for PWM outputs
4-bit open-drain port, and includes alternative uses
for analog inputs and a PWM output
open-drain and general purpose
as on the 80C51 but not necessarily on the same
pins; 5 pins are open-drain and general purpose
PCON R
6
5
EGISTER DIFFERENCE
PROGRAM MEMORY ADDRESS
4
83C055
83C145; 83C845
83C055; 87C055
GF1
3
00BH
01BH
000H
003H
013H
023H
Product specification
GF0
2
1
0

Related parts for 83C055