CY28324 Cypress Semiconductor, CY28324 Datasheet - Page 3

no-image

CY28324

Manufacturer Part Number
CY28324
Description
FTG for Intel Pentium 4 CPU and Chipsets
Manufacturer
Cypress Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28324PVC
Manufacturer:
ST
0
Part Number:
CY28324PVC
Manufacturer:
CYP
Quantity:
20 000
Pin Definitions
Document #: 38-07002 Rev. *A
PCI_F2/Mode
PCI0/FS4
PCI1:6
48MHz/FS0
24_48MHz/FS1
PWR_DWN#
SCLK
SDATA
RST#
IREF
VTT_PWRGD#
VDD_REF,
VDD _PCI,
VDD_48MHz,
VDD_3V66,
VDD_CPU
VDD_MREF
Pin Name
(continued)
11, 12, 14, 15,
2, 9, 18, 24,
32, 39, 46
Pin No.
16, 17
10
22
23
42
26
25
20
35
19
8
PRELIMINARY
(open-
drain)
Type
Pin
I/O
I/O
I/O
I/O
I/O
O
O
P
I
I
I
I
Free-running PCI Output 2/Mode Selection: 3.3V free-running PCI output.
This pin also serves as a power-on strap option to determine the functions of
3VMREF/CPU_STP# and 3VMREF#/PCI_STP#.
When Mode input is sampled HIGH during power-on reset,
3VMREF/CPU_STP# and 3VMREF#/PCI_STP# will be configured as
3VMREF and 3VMREF# output, respectively.
When Mode input is sampled LOW during power-on reset,
3VMREF/CPU_STP# and 3VMREF#/PCI_STP# will be configured as
CPU_STP# and PCI_STP# input, respectively.
PCI Output 0/Frequency Select 4: 3.3V PCI output. This pin also serves as
a power-on strap option to determine device operating frequency as described
in the Frequency Selection Table.
PCI Clock Output 1 to 6: 3.3V PCI clock outputs.
48MHz Output/Frequency Select 0: 3.3V fixed 48-MHz, non-spread spec-
trum output. This pin also serves as a power-on strap option to determine
device operating frequency as described in Table 4.
This output will be used as the reference clock for USB host controller in Intel
845 (Brookdale) platforms. For Intel Brookdale - G platforms, this output will
be used as the VCH reference clock.
24- or 48-MHz Output/Frequency Select 1: 3.3V fixed 24-MHz or 48-MHz
non-spread spectrum output. This pin also serves as a power-on strap option
to determine device operating frequency as described in Table 4.
This output will be used as the reference clock for SIO devices in Intel 845
(Brookdale) platforms. For Intel Brookdale - G platforms, this output will be
used as the reference clock for both USB host controller and SIO devices. We
recommend system designer to configure this output as 48 MHz and “HIGH
Drive” by setting Byte [5], Bit [0] and Byte [9], Bit [7], respectively.
Power Down Control: 3.3V LVTTL-compatible input that places the device in
power down mode when held LOW.
SMBus Clock Input: Clock pin for serial interface.
SMBus Data Input: Data pin for serial interface.
System Reset Output: Open-drain system reset output.
Current Reference for CPU Output: A precision resistor is attached to this
pin, which is connected to the internal current reference.
Powergood from Voltage Regulator Module (VRM): 3.3V LVTTL input.
VTT_PWRGD# is a level sensitive strobe used to determine when FS0:4,
MODE and MULTSEL0:1 inputs are valid and OK to be sampled (Active LOW).
Once VTT_PWRGD# is sampled LOW, the status of this input will be ignored.
3.3V Power Connection: Power supply for CPU outputs buffers, 3V66 output
buffers, PCI output buffers, reference output buffers and 48-MHz output buffers.
Connect to 3.3V.
Pin Description
CY28324
Page 3 of 23

Related parts for CY28324