CY28410-2 Cypress Semiconductor, CY28410-2 Datasheet - Page 5

no-image

CY28410-2

Manufacturer Part Number
CY28410-2
Description
Clock Generator
Manufacturer
Cypress Semiconductor
Datasheet
Document #: 38-07747 Rev *.*
Byte 1: Control Register 1
Byte 2: Control Register 2
Byte 3: Control Register 3
Bit
Bit
Bit
5
4
3
2
1
0
7
6
7
6
5
4
3
7
6
5
4
3
2
1
0
@Pup
@Pup
@Pup
1
1
1
1
0
1
1
0
0
0
0
0
0
1
1
1
1
1
1
1
1
CPU PLL Spread
DOT_96T/C
Percentage
CPU[T/C]1
CPU[T/C]0
USB_48
CPUT/C
SRCT/C
Name
PCIF0
PCIF2
PCIF1
Name
SRC7
SRC6
SRC5
SRC4
SRC3
Name
PCIF
REF
PCI5
PCI4
PCI3
PCI2
PCI1
PCI0
PCI
PCIF0 Output Enable
0 = Disabled, 1 = Enabled
DOT_96 MHz Output Enable
0 = Disable (Hi-Z), 1 = Enabled
USB_48 MHz Output Enable
0 = Disabled, 1 = Enabled
REF Output Enable
0 = Disabled, 1 = Enabled
Select CPU PLL Spread Percentage
0: –0.5% Downspread
1:±0.25% Centerspread
CPU[T/C]1 Output Enable
0 = Disable (Hi-Z), 1 = Enabled
CPU[T/C]0 Output Enable
0 = Disable (Hi-Z), 1 = Enabled
Spread Spectrum Enable
0 = Spread off, 1 = Spread on
PCI5 Output Enable
0 = Disabled, 1 = Enabled
PCI4 Output Enable
0 = Disabled, 1 = Enabled
PCI3 Output Enable
0 = Disabled, 1 = Enabled
PCI2 Output Enable
0 = Disabled, 1 = Enabled
PCI1 Output Enable
0 = Disabled, 1 = Enabled
PCI0 Output Enable
0 = Disabled, 1 = Enabled
PCIF2 Output Enable
0 = Disabled, 1 = Enabled
PCIF1 Output Enable
0 = Disabled, 1 = Enabled
Allow control of SRC[T/C]7 with assertion of SW PCI_STP#
0 = Free running, 1 = Stopped with SW PCI_STP#
Allow control of SRC[T/C]6 with assertion of SW PCI_STP#
0 = Free running, 1 = Stopped with SW PCI_STP#
Allow control of SRC[T/C]5 with assertion of SW PCI_STP#
0 = Free running, 1 = Stopped with SW PCI_STP#
Allow control of SRC[T/C]4 with assertion of SW PCI_STP#
0 = Free running, 1 = Stopped with SW PCI_STP#
Allow control of SRC[T/C]3 with assertion of SW PCI_STP#
0 = Free running, 1 = Stopped with SW PCI_STP#
Description
Description
Description
www.DataSheet4U.com
CY28410-2
Page 5 of 17

Related parts for CY28410-2