XC3S1000L-4FT256C Xilinx, Inc., XC3S1000L-4FT256C Datasheet - Page 89
![no-image](/images/no-image-200.jpg)
XC3S1000L-4FT256C
Manufacturer Part Number
XC3S1000L-4FT256C
Description
1000000 SYSTEM GATE 1.2 VOLT FPGA
Manufacturer
Xilinx, Inc.
Datasheet
1.XC3S1000L-4FT256C.pdf
(217 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 89 of 217
- Download datasheet (3Mb)
Table 60: Switching Characteristics for the DFS
Notes:
1.
2.
3.
4.
5.
DS099-3 (v2.5) December 4, 2009
Product Specification
98
Output Frequency Ranges
CLKOUT_FREQ_FX_LF
CLKOUT_FREQ_FX_HF
Output Clock Jitter
CLKOUT_PER_JITT_FX
Duty Cycle
CLKOUT_DUTY_CYCLE_FX
Phase Alignment
CLKOUT_PHASE
Lock Time
LOCK_DLL_FX
LOCK_FX
The numbers in this table are based on the operating conditions set forth in
Mask revisions prior to the E mask revision have a CLKOUT_FREQ_FX_HF max of 280 MHz. See
Use the DCM Clocking Wizard in the ISE software for a Spartan-3 device specific number. Jitter number assumes 150 ps of input clock jitter.
The CLKFX and CLKFX180 outputs always approximate 50% duty cycles.
DFS specifications apply when either of the DFS outputs (CLKFX or CLKFX180) is in use.
Symbol
(4)
R
Frequency for the CLKFX and CLKFX180
outputs
Period jitter at the CLKFX and CLKFX180
outputs
Duty cycle precision for the CLKFX and
CLKFX180 outputs
Phase offset between the DFS output and
the CLK0 output
When using the DFS in conjunction with the
DLL: The time from deassertion at the DCM’s
Reset input to the rising transition at its
LOCKED output. When the DCM is locked,
the CLKIN and CLKFB signals are in phase.
When using the DFS without the DLL: The
time from deassertion at the DCM’s Reset
input to the rising transition at its LOCKED
output. By asserting the LOCKED signal, the
DFS indicates valid CLKFX and CLKFX180
signals.
Description
Spartan-3 FPGA Family: DC and Switching Characteristics
www.xilinx.com
Frequency
Table 31
Mode
High
Low
All
All
All
All
All
and
Table
XC3S50
XC3S200
XC3S400
XC3S1000
XC3S1500
XC3S2000
XC3S4000
XC3S5000
Device
All
All
All
All
All
All
59.
Mask and Fab Revisions, page
Note 3
Min
210
18
-
-
-
-
-
-
-
-
-
-
-
-5
Note 3
326
±
±
±
±
±
±
±
±
±
Speed Grade
Max
10.0
10.0
210
100
100
250
400
400
400
400
400
300
(2)
Note 3
Min
210
18
-
-
-
-
-
-
-
-
-
-
-
-4
Note 3
307
±
±
±
±
±
±
±
±
±
55.
Max
10.0
10.0
210
100
100
250
400
400
400
400
400
300
(2)
Units
MHz
MHz
ms
ms
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
89
Related parts for XC3S1000L-4FT256C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
![XC3S1200E-5FT256C](/images/no-image3.png)
Part Number:
Description:
XC3S1200E-5FT256C
Manufacturer:
Xilinx, Inc.
Datasheet:
![XC3S250E](/images/no-image3.png)
Part Number:
Description:
Spartan-3E FPGA Family
Manufacturer:
Xilinx, Inc.
Datasheet:
![XC95144-7PQ100I](/images/no-image3.png)
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
![XC95144-7TQ100I](/images/no-image3.png)
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
![XC95144XL-10CS144C](/images/no-image3.png)
Part Number:
Description:
XC95144XL High Performance CPLD
Manufacturer:
Xilinx, Inc.
![XC95144XV-5CS144C](/images/no-image3.png)
Part Number:
Description:
High-performance CPLD. Speed 5ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
![XC95288XV-10CS280I](/images/no-image3.png)
Part Number:
Description:
High-performance CPLD. Speed 10ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
![XC2C128-7CP132C](/images/no-image3.png)
Part Number:
Description:
128 MACROCELL 1.8V ZERO POWER ISP CPLD
Manufacturer:
Xilinx, Inc.
![XC2C256-5CP132C](/images/no-image3.png)
Part Number:
Description:
CPLD, CoolRunner-II Family, CMOS Process, 256 Macro Cells, 256 Reg., 106 User I/Os, 1.8V Supply, 5 Speed Grade, 132BGA
Manufacturer:
Xilinx, Inc.