XC3S1200E-5FT256C Xilinx, Inc., XC3S1200E-5FT256C Datasheet - Page 230

no-image

XC3S1200E-5FT256C

Manufacturer Part Number
XC3S1200E-5FT256C
Description
XC3S1200E-5FT256C
Manufacturer
Xilinx, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S1200E-5FT256C
Manufacturer:
ALTERA
Quantity:
3 581
Part Number:
XC3S1200E-5FT256C
Manufacturer:
XILINX
0
Part Number:
XC3S1200E-5FT256C
Manufacturer:
XILINX
Quantity:
500
Pinout Descriptions
Table 154: FG484 Package Pinout (Continued)
User I/Os by Bank
Table 155
distributed between the four I/O banks on the FG484 pack-
age.
Table 155: User I/Os Per Bank for the XC3S1600E in the FG484 Package
Footprint Migration Differences
The XC3S1600E FPGA is the only Spartan-3E device
offered in the FG484 package.
230
Notes:
1.
2.
VCCAUX VCCAUX
Top
Right
Bottom
Left
TOTAL
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
Bank
Package
Some VREF and CLK pins are on INPUT pins.
The eight global clock pins in this bank have optional functionality during configuration and are counted in the DUAL column.
Edge
indicates how the 304 available user-I/O pins are
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
I/O Bank
XC3S1600E
Pin Name
0
1
2
3
Maximum
376
I/O
94
94
94
94
FG484
W11
Ball
K11
K13
J10
L10
L11
L12
L14
M9
K9
VCCAUX
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
Type
214
I/O
56
50
45
63
www.xilinx.com
Table 154: FG484 Package Pinout (Continued)
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
INPUT
Bank
22
16
18
16
72
All Possible I/O Pins by Type
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
DUAL
XC3S1600E
Pin Name
21
24
46
1
0
DS312-4 (v3.8) August 26, 2009
VREF
28
7
7
7
7
(1)
Product Specification
FG484
M11
M12
M13
Ball
N10
N12
N14
P13
CLK
0
0
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
VCCINT
16
8
8
(2)
(2)
Type
(1)
R

Related parts for XC3S1200E-5FT256C