IDT72V285L10TF8 IDT, Integrated Device Technology Inc, IDT72V285L10TF8 Datasheet - Page 20

no-image

IDT72V285L10TF8

Manufacturer Part Number
IDT72V285L10TF8
Description
IC FIFO SS 65536X18 10NS 64STQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V285L10TF8

Function
Asynchronous
Memory Size
1.1M (65K x 18)
Data Rate
100MHz
Access Time
10ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-STQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V285L10TF8

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V285L10TF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. Retransmit setup is complete after OR returns LOW.
2. No more than D - 2 words may be written to the FIFO between Reset (Master or Partial) and Retransmit setup. Therefore, IR will be LOW throughout the Retransmit setup procedure.
3. OE = LOW
4. W
5. OR goes LOW at 60ns + 2 RCLK cycles + t
NOTE:
1. X = 14 for the IDT72V275 and X = 15 for the IDT72V285.
Q
WCLK
IDT72V275/72V285 3.3V CMOS SUPERSYNC FIFO
32,768 x 18 and 65,536 x 18
WCLK
RCLK
0
D = 32,769 for the IDT72V275 and 65,537 for the IDT72V285.
SEN
WEN
REN
- Q
PAE
PAF
1
LD
OR
, W
SI
RT
HF
n
2
, W
t
3
ENS
= first, second and third words written to the FIFO after Master Reset.
W
x
Figure 13. Serial Loading of Programmable Flag Registers (IDT Standard and FWFT Modes)
t
ENH
BIT 0
t
t
LDS
t
ENS
DS
t
ENS
t
RTS
t
RTS
REF
t
t
ENH
LDH
.
EMPTY OFFSET
t
t
REF
t
ENH
HF
t
SKEW2
1
Figure 12. Retransmit Timing (FWFT Mode)
TM
2
t
PAF
1
W
x+1
BIT X
20
(1)
BIT 0
2
t
PAE
FULL OFFSET
3
t
A
COMMERCIAL AND INDUSTRIAL
t
t
ENH
REF
(5)
W
1
TEMPERATURE RANGES
(4)
BIT X
t
t
t
LDH
LDH
t
ENH
DH
(1)
W
4
2
t
A
4512 drw 16
t
ENH
4512 drw 15
W
3

Related parts for IDT72V285L10TF8