CY7C4241V-15AXCT Cypress Semiconductor Corp, CY7C4241V-15AXCT Datasheet
CY7C4241V-15AXCT
Specifications of CY7C4241V-15AXCT
Available stocks
Related parts for CY7C4241V-15AXCT
CY7C4241V-15AXCT Summary of contents
Page 1
... High-speed, low-power, first-in, first-out (FIFO) memories • (CY7C4421V) • 256 x 9 (CY7C4201V) • 512 x 9 (CY7C4211V) • (CY7C4221V) • (CY7C4231V) • (CY7C4241V) • (CY7C4251V) • High-speed 66-MHz operation (15-ns read/write cycle time) • Low power ( mA) CC • 3.3V operation for low power consumption and easy integration into low-voltage systems • ...
Page 2
... All configurations are fabricated using an advanced 0.65µ P-Well CMOS technology. Input ESD protection is greater than 2001V, and latch-up is prevented by the use of guard rings. CY7C4421V/4201V/4211V/4221V CY7C4231V/4241V/4251V CY7C42X1V-25 CY7C42X1V- CY7C4231V CY7C4241V Description Unit MHz CY7C4251V Page ...
Page 3
Architecture The CY7C42X1V consists of an array words of nine bits each (implemented by a dual-port array of SRAM cells), a read pointer, a write pointer, control signals (RCLK, WCLK, REN1, REN2, WEN1, WEN2, RS), and ...
Page 4
... LOW when the number of unread words in the FIFO is greater than or equal to CY7C4421V (64 – m), CY7C4201V (256 – m), CY7C4211V (512 – m), CY7C4221V (1K – m), CY7C4231V (2K – m), CY7C4241V (4K – m), and CY7C4251V (8K – m). PAF is set HIGH by the LOW-to-HIGH transition of WCLK when the number of available memory locations is greater than m ...
Page 5
... Document #: 38-06010 Rev. *B CY7C4201V 0 [2] [ (n+1) to 256 257 to (512−(m+1)) [3] to 255 (512−m) 512 Number of Words in FIFO CY7C4241V 0 [ (n+1) to 2048 2049 to (4096 −(m+1)) [3] to 2047 (4096−m) to 4095 4096 Flag Operation The CY7C42X1 devices provide four flag pins to indicate the condition of the FIFO contents ...
Page 6
RESET (RS) DATA IN ( WRITE CLOCK (WCLK) WRITE ENABLE 1 (WEN1) WRITE ENABLE 2/LOAD (WEN2/LD) CY7C42X1V PROGRAMMABLE (PAF) FULL FLAG (FF FULL FLAG (FF Read Enable 2 (REN2) Figure 2. Block Diagram ...
Page 7
Maximum Ratings (Above which the useful life may be impaired. For user guide- lines, not tested.) Storage Temperature ...................................–65 Ambient Temperature with Power Applied............................................. –-55 Supply Voltage to Ground Potential ............... –0.5V to +5.0V DC Voltage Applied to Outputs in ...
Page 8
Switching Characteristics Over the Operating Range Parameter Description t Clock Cycle Frequency S t Data Access Time A t Clock Cycle Time CLK t Clock HIGH Time CLKH t Clock LOW Time CLKL t Data Set-Up Time DS t Data ...
Page 9
Switching Waveforms Write Cycle Timing WCLK D – WEN1 WEN2 (if applicable SKEW1 RCLK REN1,REN2 Read Cycle Timing RCLK t ENS REN1,REN2 EF Q – OLZ OE WCLK WEN1 WEN2 Notes: 11. t ...
Page 10
Switching Waveforms (continued) [13] Reset Timing RS REN1, REN2 WEN1 [15] WEN2/LD EF,PAE FF,PAF − 8 Notes: 13. The clocks (RCLK, WCLK) can be free-running during reset. 14. After reset, the outputs will be LOW if OE ...
Page 11
Switching Waveforms (continued) First Data Word Latency after Reset with Simultaneous Read and Write WCLK –D D (FIRSTVALID WRITE ENS WEN1 WEN2 (if applicable) RCLK EF REN1, REN2 Q – ...
Page 12
Switching Waveforms (continued) Empty Flag Timing WCLK –D DATAWRITE1 ENH WEN1 t ENS t t ENS ENH WEN2 (if applicable) t RCLK t SKEW1 EF REN1, REN2 LOW OE DATA IN OUTPUT REGISTER Q ...
Page 13
Switching Waveforms (continued) Full Flag Timing NO WRITE WCLK [11] t SKEW1 D – WEN1 WEN2 (if applicable) RCLK t ENS REN1, REN2 LOW OE Q –Q DATA IN OUTPUT REGISTER 0 8 Programmable Almost Empty Flag ...
Page 14
... PAF offset = m. 23. 64–m words for CY7C4421V, 256-m words in FIFO for CY7C4201V, 512–m words for CY7C4211V, 1024–m words for CY7C4221V, 2048–m words for CY7C4231V, 4096–m words for CY7C4241V, 8192–m words for CY7C4251V. 24 the minimum time between a rising RCLK edge and a rising WCLK edge for PAF to change during that clock cycle. If the time between the rising edge ...
Page 15
Switching Waveforms (continued) Read Programmable Registers t CLK t CLKH RCLK t ENS WEN2/LD t ENS REN1, REN2 Q – Ordering Information 256 x 9 Low Voltage Synchronous FIFO Speed (ns) Ordering Code 15 CY7C4201V-15AC CY7C4201V-15AXC 25 CY7C4201V-25AC ...
Page 16
... Ordering Information (continued Low Voltage Synchronous FIFO Speed (ns) Ordering Code 15 CY7C4241V-15AC CY7C4241V-15AXC CY7C4241V-15JXC CY7C4241V-15JC 25 CY7C4241V-25AC CY7C4241V-25AXC CY7C4241V-25JC Low Voltage Synchronous FIFO Speed (ns) Ordering Code 15 CY7C4251V-15AC CY7C4251V-15AXC CY7C4251V-15JC 25 CY7C4251V-25AC CY7C4251V-25AXC Package Diagrams 32-Lead Thin Plastic Quad Flatpack 1.0 mm A32 32-Lead Pb-Free Thin Plastic Quad Flatpack 1.0 mm A32 Document #: 38-06010 Rev ...
Page 17
... Document #: 38-06010 Rev. *B © Cypress Semiconductor Corporation, 2005. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress ...
Page 18
... Fixed empty flag timing diagram Fixed switching waveform diagram typo ESH Added Pb-Free logo to top of front page Inserted industrial temperature range into operating range Added parts CY7C4251V-25AXC, CY7C4251V-15AXC, CY7C4241V-15AXC, CY7C4241V-15JXC, CY7C4241V-25XC, CY7C4231V-25AXC, CY7C4221V-15AI, CY7C4211V-15AXI, CY7C4201V-15AXC to ordering information. CY7C4231V/4241V/4251V Description of Change Page ...