cy2sstv16857zxi Fairchild Semiconductor, cy2sstv16857zxi Datasheet
cy2sstv16857zxi
Related parts for cy2sstv16857zxi
cy2sstv16857zxi Summary of contents
Page 1
... Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide (Preliminary) Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagram © 2005 Fairchild Semiconductor Corporation Features Compliant with DDR-I registered module specifications r Operates at 2 ...
Page 2
Functional Description The SSTV16857 and SSTVN16587 are 14-bit registers with SSTL-2 compatible inputs and outputs. Input data is captured by the register on the positive edge crossing of the differential clock pair. When the LV-CMOS RESET signal is asserted LOW, ...
Page 3
Absolute Maximum Ratings Supply Voltage (V ) DDQ Supply Voltage ( Reference Voltage (V ) REF Input Voltage ( Output Voltage ( Outputs Active (Note 2) 0. ...
Page 4
DC Electrical Characteristics (SSTV16857) Symbol Parameter I Dynamic Operating Current DDD Clock Only Dynamic Operating Current per Data Input R Output HIGH On Resistance OH R Output LOW On Resistance ...
Page 5
AC Electrical Characteristics (SSTV16857) Symbol Parameter f Maximum Clock Frequency MAX t Pulse Duration, CK, CK HIGH or LOW (Figure Differential Inputs Activation Time, ACT (Note 5) data inputs must be LOW after RESET HIGH (Figure 3) ...
Page 6
Capacitance (Note 15) Symbol Parameter C Data Pin Input Capacitance IN CK Input Capacitance RESET q Note 15 MHz, Capacitance is characterized but not tested Loading and Waveforms Note: C ...
Page 7
Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to ...