cy29773 Cypress Semiconductor Corporation., cy29773 Datasheet - Page 3

no-image

cy29773

Manufacturer Part Number
cy29773
Description
2.5v Or 3.3v, 200-mhz, 12-output Zero Delay Buffer
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cy29773AI
Manufacturer:
CYP
Quantity:
20 000
Part Number:
cy29773AIT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
cy29773AXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
cy29773AXIT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Document #: 38-07573 Rev. *A
Table 1. Frequency Table
Table 2. Function Table (Configuration Controls)
Table 3. Function Table (Bank A)
Table 4. Function Table (Bank B)
÷4
÷6
÷8.
÷10
÷12
÷16
÷20
÷24
÷32
÷40
TCLK_SEL
VCO_SEL
REF_SEL
INV_CLK
Feedback Output
PLL_EN
MR#/OE
VCO_SEL
VCO_SEL
Control
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
Divider
Default
1
1
1
1
1
1
SELA1
SELB1
0
0
1
1
0
0
1
1
TCLK0, TCLK1
TCLK0
VCO÷2 (low input frequency range)
Bypass mode, PLL disabled. The input clock connects to the
output dividers
QC2 and QC3 are in phase with QC0 and QC1
Outputs disabled (three-state) and reset of the device. During
reset/output disable the PLL feedback loop is open and the VCO
running at its minimum frequency. The device is reset by the
internal power-on reset (POR) circuitry during power-up.
0
0
1
1
0
0
1
1
Input Clock * 4
Input Clock * 6
Input Clock * 8
Input Clock * 10
Input Clock * 12
Input Clock * 16
Input Clock * 20
Input Clock * 24
Input Clock * 32
Input Clock * 40
VCO
SELA0
SELB0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
QA(0:3)
QB(0:3)
50 MHz to 125 MHz
33.3 MHz to 83.3 MHz
25 MHz to 62.5 MHz
20 MHz to 50 MHz
16.6 MHz to 41.6 MHz
12.5 MHz to 31.25 MHz
10 MHz to 25 MHz
8.3 MHz to 20.8 MHz
6.25 MHz to 15.625 MHz
5 MHz to 12.5 MHz
÷12
÷16
÷24
÷12
÷12
÷16
÷20
÷10
÷8
÷4
÷6
÷8
÷8
÷4
÷6
÷8
0
Input Frequency Range
(AVDD = 3.3V)
Table 5. Function Table (Bank C)
VCO_SEL
0
0
0
0
1
1
1
1
SELC1
VCO÷1 (high input frequency range)
QC2 and QC3 are inverted (180° phase
PECL_CLK
TCLK1
PLL enabled. The VCO output
connects to the output dividers
shift) with respect to QC0 and QC1
Outputs enabled
0
0
1
1
0
0
1
1
50 MHz to 95 MHz
33.3 MHz to 63.3 MHz
25 MHz to 47.5 MHz
20 MHz to 38 MHz
16.6 MHz to 31.6 MHz
12.5 MHz to 23.75 MHz
10 MHz to19 MHz
8.3 MHz to 15.8 MHz
5 MHz to 9.5 MHz
6.25 MHz to 11.8 MHz
Input Frequency Range
(AVDD = 2.5V)
SELC0
0
1
0
1
0
1
0
1
1
CY29773
Page 3 of 13
QC(0:3)
÷12
³16
÷4
÷8
÷2
÷4
÷6
÷8
[+] Feedback

Related parts for cy29773