cy28446 Cypress Semiconductor Corporation., cy28446 Datasheet - Page 12

no-image

cy28446

Manufacturer Part Number
cy28446
Description
Clock Generator For Intel Calistoga Chipset
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cy28446LFXC
Manufacturer:
CYPRESS
Quantity:
1 000
Document #: 001-00168 Rev *D
CPU_STP# Assertion
The CPU_STP# signal is an active LOW input used for
synchronous stopping and starting the CPU output clocks
while the rest of the clock generator continues to function.
When the CPU_STP# pin is asserted, all CPU outputs that are
set with the SMBus configuration to be stoppable via assertion
of CPU_STP# will be stopped within two to six CPU clock
periods after being sampled by two rising edges of the internal
CPUC(Free Running
CPUT(Free Running
CPUC(Stoppable)
CPUT(Stoppable)
CPU_STOP#
CPUC Internal
CPUT Internal
CPU_STP#
CPU_STP#
DOT96C
DOT96T
CPUT
CPUC
CPUT
CPUC
PD
Figure 7. CPU_STP#= Driven, CPU_PD = Driven, DOT_PD = Driven
Figure 6. CPU_STP# Deassertion Waveform
Figure 8. CPU_STP# Assertion Waveform
Tdrive_CPU_STP#,10 ns > 200 mV
CPUC clock. The final state of all stopped CPU clocks is
High/Low when driven, Low/Low when tri-stated
CPU_STP# Deassertion
The deassertion of the CPU_STP# signal will cause all CPU
outputs that were stopped to resume normal operation in a
synchronous manner, synchronous manner meaning that no
short or stretched clock pulses will be produce when the clock
resumes. The maximum latency from the deassertion to active
outputs is no more than two CPU clock cycles.
1.8 ms
CY28446
Page 12 of 21
[+] Feedback

Related parts for cy28446