cy2275a Cypress Semiconductor Corporation., cy2275a Datasheet

no-image

cy2275a

Manufacturer Part Number
cy2275a
Description
Pentium Clock Synthesizer/driver Desktop With Intel 82440lx With Dimms
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cy2275aPVC-12
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Features
Functional Description
The CY2275A is a Clock Synthesizer/Driver for a Pentium and
Pentium II-based PCs using an Intel 82440LX or similar
core-logic chipset.
The CY2275A outputs four CPU clocks at 2.5V. There are sev-
en PCI clocks, running at one half the CPU clock frequency.
Cypress Semiconductor Corporation
Logic Block Diagram
• Mixed 2.5V and 3.3V operation
• Clock solution to meet requirements of Pentium® and
• 1 ns–5.8 ns CPU-PCI delay, factory-EPROM
• I
• Factory-EPROM programmable output drive and slew
• Factory-EPROM programmable CPU clock frequencies
• Powerdown, CPU stop and PCI stop pins for power man-
• High drive, low skew (<250ps) and low jitter outputs
• Intel Test Mode support
• Available in space-saving 48-pin SSOP package
Intel and Pentium are registered trademarks of Intel Corporation.
I
2
XTALOUT
Pentium® II motherboards
programmable
rate for EMI cusomization
for custom configurations
agement
C is a trademark of Philips Corporation.
— Four CPU clocks at 2.5V
— Up to twelve 3.3V SDRAM clocks
— Seven synchronous PCI clocks
— Two 2.5V IOAPIC clocks at 14.318 MHz
— One 3.3V Ref. clock at 14.318 MHz
2
XTALIN
SDATA
C™ Serial Configuration Interface
MODE
SCLK
OE
Pentium®/II Clock Synthesizer/Driver for Desktop PCs with
14.318
OSC.
MHz
INTERFACE
CONTROL
SERIAL
LOGIC
CPU
PLL
Delay
/2
STOP
LOGIC
3901 North First Street
STOP
LOGIC
One of the PCI clocks is free-running. Additionally, the part
outputs twelve 3.3V SDRAM clocks, two 2.5V IOAPIC clocks
at 14.318 MHz, and one 3.3V reference clock at 14.318 MHz.
The part has power-down, CPU stop, and PCI stop pins for
power management control. These inputs are multiplexed with
SDRAM clock outputs, and are selected when the MODE pin
is driven LOW. Additionally, these inputs are synchronized
on-chip, enabling glitch-free output transitions. When the
CPU_STOP input is asserted, the CPU clock outputs are driv-
en LOW. When the PCI_STOP input is asserted, the PCI clock
outputs (except the free-running PCI clock) are driven LOW.
Finally, when the PWR_DWN pin is asserted, the reference
oscillator and PLLs are shut down, and all outputs are driven
LOW.
T
Controlled rise and fall times, unique output driver circuits and
factory-EPROM programmable output drive and slew-rate en-
able optimal configurations for EMI control.
CY2275A Selector Guide
Note:
V
The CY2275A outputs are designed for low EMI emission.
V
1.
CPU@2.5V (66.6MHz)
SDRAM
PCI (33.3MHz)
IOAPIC (14.318 MHz)
Ref (14.318MHz)
CPU-PCI delay
IOAPIC [0:1] (14.318 MHz)
REF0 (14.318 MHz)
CPUCLK [0-3]
SDRAM5/PWR_DWN
SDRAM [0-4],[8-11]
SDRAM6/CPU_STOP
SDRAM7/PCI_STOP
PCI [0-5]
PCICLK_F
DDCPU
DDQ2
One free-running PCI clock.
Intel 82440LX with 3 DIMMs
San Jose
Clocks Outputs
PCICLK_F
SDRAM11
SDRAM10
XTALOUT
PCICLK0
PCICLK2
PCICLK3
PCICLK4
PCICLK5
SDRAM9
SDRAM8
PCICLK1
XTALIN
SDATA
V
V
V
SCLK
Pin Configuration
AV
REF0
DDQ3
DDQ3
DDQ3
V
V
V
V
DD
SS
SS
SS
SS
CA 95134
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
Top View
SSOP
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
October 12, 1998
SDRAM7/PCI_STOP
V
IOAPIC0
IOAPIC1
V
CPUCLK0
CPUCLK1
V
CPUCLK2
CPUCLK3
V
SDRAM0
SDRAM1
V
SDRAM2
SDRAM3
V
SDRAM4
SDRAM5/PWR_DWN
V
SDRAM6/CPU_STOP
V
OE
MODE
CY2275A
DDQ2
SS
DDCPU
SS
DDQ3
SS
SS
DDQ3
408-943-2600
1-5.8 ns
9/12
-12
7
4
2
1
[1]

Related parts for cy2275a

cy2275a Summary of contents

Page 1

... Functional Description The CY2275A is a Clock Synthesizer/Driver for a Pentium and Pentium II-based PCs using an Intel 82440LX or similar core-logic chipset. The CY2275A outputs four CPU clocks at 2.5V. There are sev- en PCI clocks, running at one half the CPU clock frequency. Logic Block Diagram XTALIN 14 ...

Page 2

... Mode Select pin for enabling power management features = 18 pF. LOAD PCICLK[0:5] REF0 PCICLK_F IOAPIC[0:1] Hi-Z Hi-Z 33.33 MHz 14.318 MHz CPU and PCI Clock Driver Strengths • Matched impedances on both rising and falling edges on the output drivers (MHz) PPM • Output impedance: 25 –195 2 CY2275A (typical) measured at 1.5V. ...

Page 3

... A1 A0 R/W Bit ---- Outputs PCI, PCI_F SDRAM Ref IOAPIC Hi-Z Hi-Z Hi-Z Hi-Z TCLK/4 TCLK/2 TCLK TCLK 3 CY2275A Other Clocks Osc. PLLs Stopped Off Off Running Running Running Running Running Running Running Running Running Running Running Running Description (Reserved) drive to ‘0’ (Reserved) drive to ‘0’ ...

Page 4

... Not used - drive to ‘0’ Bit 6 N/A Not used - drive to ‘0’ Bit 5 N/A Not used - drive to ‘0’ Bit 4 N/A Not used - drive to ‘0’ Bit 3 17 SDRAM11 Bit 2 18 SDRAM10 Bit 1 20 SDRAM9 Bit 0 21 SDRAM8 Byte 6: Reserved, for future use 4 CY2275A ...

Page 5

... Three-state V = 3.465V Loaded Outputs CPU clocks = 66.67 MHz V = 3.465V Unloaded Outputs Current draw in power-down state 5 CY2275A pins tied together) DD Min. Max. Unit 3.135 3.465 V 2.375 2.9 V 2.375 2 30 14.318 14 ...

Page 6

... Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks Measured at 1.25V for 2.5V clocks, and at 1.5V for 3.3V clocks Measured at 1.5V CPU, PCI, and SDRAM clock stabiliza- tion from power-up = 2.5V, CPUCLK duty cycle is measured at 1.25V. DDCPU 6 CY2275A Min. Typ. Max. Unit 2.5V 5 ...

Page 7

... CPUCLK Outputs HIGH/LOW Time t 1C OUTPUT All Outputs Rise/Fall Time OUTPUT CPU-CPU Clock Skew CPUCLK CPUCLK Bus Description CY2275A Min. Max. Unit 0 100 kHz 250 300 ns 4.0 s ...

Page 8

... PCICLK (Free-Running) PCI_STOP PCICLK (External) Notes: 8. CPUCLK on and CPUCLK off latency CPUCLK cycles. 9. CPU_STOP may be applied asynchronously synchronized internally. 10. PCICLK on and PCICLK off latency is 1 rising edge of the external PCICLK. 11. PCI_STOP may be applied asynchronously synchronized internally. 8 CY2275A ...

Page 9

... Shaded section on the VCO and Crystal waveforms indicates that the VCO and crystal oscillator are active, and there is a valid clock. 2 Timing Requirements for the I C Bus SDA t 11 SCL CY2275A ...

Page 10

... If a Ferrite Bead is used F–22 F tantalum bypass capacitor should be placed close to the Ferrite Bead. This capacitor prevents power supply droop during current surges. is the loaded characteristic impedance trace from the clock generator V island. Ensure that the Ferrite Bead offers CY2275A of LOAD is the series terminating series ...

Page 11

... Note: All capacitors should be placed as close to each pin as possible. Ordering Information Package Ordering Code Name CY2275APVC–12 O48 Document #: 38–00613 D V DDQ3 1 48 0 0 0 0 OUTPUTS C LOAD Operating Package Type Range 48-Pin SSOP Commercial 11 CY2275A V DDQ2 V DDCPU ...

Page 12

... The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. 48-Lead Shrunk Small Outline Package O48 CY2275A 51-85061-B ...

Related keywords