mk5027 STMicroelectronics, mk5027 Datasheet - Page 2

no-image

mk5027

Manufacturer Part Number
mk5027
Description
Ss7 Signalling Link Controller
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK5027
Manufacturer:
ST
0
Part Number:
mk5027N-10
Manufacturer:
ST
0
Part Number:
mk5027P-10
Manufacturer:
a
Quantity:
1
Part Number:
mk5027P-10
Manufacturer:
ST
0
Part Number:
mk5027Q-10
Quantity:
8 831
Part Number:
mk5027Q-10
Manufacturer:
ST
0
Part Number:
mk5027Q-33
Manufacturer:
ST
Quantity:
1 831
Part Number:
mk5027Q-33
Manufacturer:
ST
0
MK5027
Table 1: Pin Description.
LEGEND:
Note: Pin out shown is for 48 pin dip.
2/19
I
IO
OD
Signal Name
DAL<15:00>
BUSREL
READ
DALO
BYTE
INTR
DALI
BMO
DAS
Input only
Input/Output
Open Drain (no internal pull-up)
Pin(s)
40-47
2-9
10
11
12
13
14
15
IO/3S
IO/3S
O/OD
IO/3S
IO/3S
Type
O/3S
O/3S
O
3S
Output only
3-State
The time multiplexed Data Address bus. During the address portion of a
memory transfer, DALe15:00 contains the lower 16 bits of the memory
address.
During the data portion of a memory transfer, DAL<15:00> contains the
read or write data, depending on the type of transfer.
READ indicates the type of operation that the bus controller is performing
during a bus transaction. READ is driven by the MK5027 only while it is
the BUS MASTER. READ is valid during the entire bus transaction and is
tristated at all other times.
MK5027 as a Bus Slave:
MK5027 as a Bus Master:
INTERRUPT is an attention interrupt line that indicates that one or more of
the following CSR0 status flags is set: MISS, MERR, RINT, TINT or PINT.
INTERRUPT is enabled by CSR0<0.9>, INEA = 1.
DAL IN is an external bus transceiver control line. DALI is driven by the
MK5027 only while it is the BUS MASTER. DALI is asserted by the
MK5027 when | ads from the DAL lines during the data portion of a READ
transfer. DALI is not asserted during a WRITE transfer.
DAL OUT is an external bus transceiver control line. DALO is driven by
the MK5027 only while it is the BUS MASTER. DALO is asserted by the
MK5027 when it drives the DAL lines during the address portion of a
READ transfer or for the duration of a WRITE transfer.
DATA STROBE defines the data portio,n of a transaction. By definition,
data is stable and valid at the low to high transition of DAS. This signal is
driven by the MK5027 while it is the BUS MASTER. During the BUS
SLAVE operation, this pin is used as an input. At all other times the signal
is tristated.
I/O pins 15 and 16 are programmable through CSR4. If bit 06 of CSR4 is
set to a one, pin 15 becomes input BUSREL and is used by the host to
signal the MK5027 to terminate a DMA burst after the current bus transfer
has completed. If bit 06 is clear the pin 15 is an output and behaves as
described below for pin 16.
READ = HIGH - Data is placed on the DAL lines by the chip.
READ = LOW - Data is taken off the DAL lines by the chip.
READ = HIGH - Data is taken off the DAL lines by the chip.
READ = LOW - Data is placed on the DAL lines by the chip.
Descriplion

Related parts for mk5027