isd5100 Winbond Electronics Corp America, isd5100 Datasheet - Page 71

no-image

isd5100

Manufacturer Part Number
isd5100
Description
Single-chip 1 To 16 Minutes Duration Voice Record/playback Devices With Digital Storage Capability
Manufacturer
Winbond Electronics Corp America
Datasheet
Acknowledge
The number of data bytes transferred between the start and stop conditions from transmitter to
receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is
a HIGH level signal put on the interface bus by the transmitter during which time the master generates
an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an
acknowledge after the reception of each byte. In addition, a master receiver must generate an
acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
The device that acknowledges must pull down the SDA line during the acknowledge clock pulse so
that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-
up and hold times must be taken into consideration). A master receiver must signal an end of data to
the transmitter by not generating an acknowledge on the last byte that has been clocked out of the
slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a
stop condition.
BY TRANSMITTER
DATA OUTPUT
DATA OUTPUT
BY RECEIVER
SCL FROM
MASTER
SDA
SCL
Example of an I
MICRO-
CONTROLLER
condition
START
S
GATE
ARRAY
2
C-bus configuration using two microcontrollers
1
Acknowledge on the I
LCD
DRIVER
- 71 -
2
ISD 5116
2
C-bus
STATIC
RAM OR
EEPROM
not acknowledge
Publication Release Date: May 16, 2007
acknowledge
8
ISD5100 SERIES
acknowledgement
dock pulse for
9
Revision 1.4

Related parts for isd5100