DS1553P Maxim Integrated Products, DS1553P Datasheet - Page 8

no-image

DS1553P

Manufacturer Part Number
DS1553P
Description
64K NV Y2KC Real Time Clocks RAM
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS1553P-100+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
DS1553P-100+
Manufacturer:
Maxim
Quantity:
97
DS1553
BACK-UP MODE ALARM WAVEFORMS Figure 4
USING THE WATCHDOG TIMER
The watchdog timer can be used to detect an out-of-control processor. The user programs the watchdog
timer by setting the desired amount of time-out into the 8-bit Watchdog Register (Address 1FF7h). The
five Watchdog Register bits BMB4-BMB0 store a binary multiplier and the two lower order bits RB1-
RB0 select the resolution, where 00=1/16 second, 01=1/4 second, 10=1 second, and 11=4 seconds. The
watchdog time-out value is then determined by the multiplication of the 5-bit multiplier value with the
2-bit resolution value. (For example: writing 00001110 in the Watchdog Register = 3 X 1 second or
3 seconds.) If the processor does not reset the timer within the specified period, the Watchdog Flag (WF)
is set and a processor interrupt is generated and stays active until either the Watchdog Flag (WF) is read
or the Watchdog Register (1FF7) is read or written.
The most significant bit of the Watchdog Register is the Watchdog Steering Bit (WDS). When set to a 0,
the watchdog will activate the
/FT output when the watchdog times out.
IRQ
When WDS is set to a 1, the watchdog will output a negative pulse on the
output for a duration of
RST
40 ms to 200 ms. The Watchdog Register (1FF7) and the FT bit will reset to a 0 at the end of a watchdog
time-out when the WDS bit is set to a 1.
The watchdog timer resets when the processor performs a read or write of the Watchdog Register. The
time-out period then starts over. The watchdog timer is disabled by writing a value of 00h to the
Watchdog Register. The watchdog function is automatically disabled upon power-up and the Watchdog
Register is cleared. If the watchdog function is set to output to the
/FT output and the frequency test
IRQ
function is activated, the watchdog function prevails and the frequency test function is denied.
POWER-ON DEFAULT STATES
Upon application of power to the device, the following register bits are set to a 0:
WDS=0, BMB0-BMB4=0, RB0-RB1=0, AE=0, ABE=0.
8 of 19

Related parts for DS1553P