m95512-r STMicroelectronics, m95512-r Datasheet - Page 19

no-image

m95512-r

Manufacturer Part Number
m95512-r
Description
512kbit Serial Spi Bus Eeprom With High Speed Clock
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m95512-rDW6P
Manufacturer:
ST
0
Part Number:
m95512-rDW6TP
Manufacturer:
STMicroelectronics
Quantity:
150 141
Part Number:
m95512-rDW6TP
Manufacturer:
ST
Quantity:
8 963
Part Number:
m95512-rDW6TP
Manufacturer:
ST
0
Part Number:
m95512-rDW6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
m95512-rMB6TG
Manufacturer:
ST
Quantity:
8 000
Part Number:
m95512-rMB6TG
Manufacturer:
ST
0
Part Number:
m95512-rMN6TP
Manufacturer:
TDK
Quantity:
324
Part Number:
m95512-rMN6TP
Manufacturer:
ST
0
M95512-W, M95512-R
6.3
6.3.1
6.3.2
6.3.3
6.3.4
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the Status Register to be read. The
Status Register may be read at any time, even while a Write or Write Status Register cycle
is in progress. When one of these cycles is in progress, it is recommended to check the
Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible
to read the Status Register continuously, as shown in
The status and control bits of the Status Register are as follows:
WIP bit
The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write
Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such
cycle is in progress.
WEL bit
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.
When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable
Latch is reset and no Write or Write Status Register instruction is accepted.
BP1, BP0 bits
The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be
software protected against Write instructions. These bits are written with the Write Status
Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to
1, the relevant memory area (as defined in
(WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the
Hardware Protected mode has not been set.
SRWD bit
The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write
Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W)
signal allow the device to be put in the Hardware Protected mode (when the Status Register
Write Disable (SRWD) bit is set to 1, and Write Protect (W) is driven Low). In this mode, the
non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the
Write Status Register (WRSR) instruction is no longer accepted for execution.
Table 4.
Status Register Write Protect
SRWD
b7
Status Register format
0
0
0
Table
4) becomes protected against Write
BP1
Block Protect Bits
Figure
Write Enable Latch Bit
9.
BP0
WEL
Write In Progress Bit
Instructions
WIP
b0
19/39

Related parts for m95512-r