ncp3155a ON Semiconductor, ncp3155a Datasheet - Page 10

no-image

ncp3155a

Manufacturer Part Number
ncp3155a
Description
Ncp3155a, Ncp3155b 3 A Synchronous Buck Regulator
Manufacturer
ON Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ncp3155aDR2G
Manufacturer:
TI
Quantity:
12 000
Company:
Part Number:
ncp3155aDR2G
Quantity:
107
OVERVIEW
mode, pulse width modulated, (PWM) synchronous buck
converter. It drives high−side and low−side N−channel power
MOSFETs. The NCP3155 incorporates an internal boost
circuit consisting of a boost clamp and boost diode to provide
supply voltage for the high side MOSFET gate driver. The
NCP3155 also integrates several protection features including
input undervoltage lockout (UVLO), output undervoltage
(OUV), output overvoltage (OOV), adjustable high−side
current limit (I
provides a high gain error signal from Vout which is
compared to the internal 1.5 V pk-pk ramp signal to set the
duty cycle converter using the PWM comparator. The high
side switch is turned on by the positive edge of the clock
cycle going into the PWM comparator and flip flop
following a non-overlap time. The high side switch is turned
off when the PWM comparator output is tripped by the
modulator ramp signal reaching a threshold level
established by the error amplifier. The gate driver stage
incorporates fixed non− overlap time between the high−side
The NCP3155A/B operates as a 500 kHz/1.0 MHz, voltage
The operational transconductance amplifier (OTA)
SET
Internal Reference Voltage
0 .7V
0V
OTA Output
and I
LIM
Internal Ramp
), and thermal shutdown (TSD).
Figure 30. Soft−Start Details
DETAILED DESCRIPTION
32 Voltage Steps
http://onsemi.com
10
25 mV Steps
and low−side MOSFET gate drives to prevent cross
conduction of the power MOSFET’s.
POR and UVLO
input Undervoltage Lockout (UVLO) that inhibits the internal
logic and the output stage from operating until V
respective predefined voltage levels (4.3 V typical).
Startup and Shutdown
begins its startup process. Closed−loop soft−start begins
after a 400 ms delay wherein the boost capacitor is charged,
and the current limit threshold is set. During the 400 ms delay
the OTA output is set to just below the valley voltage of the
internal ramp. This is done to reduce delays and to ensure a
consistent pre−soft−start condition. The device increases the
internal reference from 0 V to 0.8 V in 32 discrete steps
while maintaining closed loop regulation at each step. Each
step contains 32 switching cycles. Some overshoot may be
evident at the start of each step depending on the voltage
loop phase margin and bandwidth. The total soft−start time
is 2.4 ms for the NCP3155A and 1.2 ms for the NCP3155B.
The device contains an internal Power On Reset (POR) and
Once V
CC
crosses the UVLO rising threshold the device
0.8 V
Output Voltage
CC
reaches its

Related parts for ncp3155a