lx1672 Microsemi Corporation, lx1672 Datasheet - Page 18

no-image

lx1672

Manufacturer Part Number
lx1672
Description
Multiple Output Loadshare Pwm
Manufacturer
Microsemi Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lx1672-03
Manufacturer:
EPONE
Quantity:
1
Copyright © 2000
Rev. 1.0, 2005-08-10
1.
2.
3.
(Qg) should not exceed 40Nc when VCx = +12V.
condition will guarantee operation over the specified ambient
temperature range.
directly related to the amount of power dissipation inside the
IC package, from the two sets of MOSFET drivers.
equation relating Qg to the power dissipation of a MOSFET
driver is: Pd = f * Qg * Vd . f = 300KHs and Vd is the
supply voltage for the MOSFET driver.
MOSFET drivers are powered by the VCCL pin that is
connected to +5V.
connected to the +12V supply or to a bootstrap supply
generated by its output bridge. The bootstrap supply will be at
+17V.
application circuit, the Qg value of the N-MOSFETs will have
to be less than the 40nC value. A typical configuration of the
input voltage rails to generate the output voltages required is
having the 5volt supply on phase 1 and the 3.3 volt supply on
phase 2. At the max Qg value, the two bottom MOSFET
drivers will dissipate 60mw each. The upper MOSFET drivers
for phases 1 and 2 operate off of +12volts. Their dissipation
is 144mw each. The total power dissipation for gate drive is
408 mw. Icc x Vcc =15ma x 5 V= 75mW. Total package
power dissipation = 483mW. Using the thermal equation of:
T
package is = 23 + .483 * 85 which = 64°C. This means that
the ambient temperature rise has to be less than 86°C.
which the PWM starts to operate.
reference level is set at 800mV. This means that the output
voltage is 37.5% low when the PWM becomes active. This
starts each phase up in the current limit mode without Hiccup
operation. If more than one phase is using the 5volt rail for
conversion, then their soft-start capacitor values should be
changed so that the two phases do not start up together. This
will help reduce the amount of 5 volt input capacitance
required. Also the VCC pin and the VCCL pin should be kept
separated and should be decoupled separately.
prevent the VCC pin from drooping back below the UVLO set
point during start up.
Do not leave them floating. A floating VS X pin will result in
operation resembling a hiccup condition.
J
The power N-MOSFET transistor’s total gate charge spec,
The Soft-Start reference input has a 300mv threshold, above
If a phase is not used connect VS X and VC X pins to VCC.
= T
TM
A
Depending on the thermal environment of the
+ Pd * Oja, the Junction temperature for this IC
11861 Western Avenue, Garden Grove, CA. 92841, 714-898-8121, Fax: 714-893-2570
The Qg value of the N-MOSFET is
The upper MOSFET drivers can be
A P P L I C A T I O N N O T E
The internal operating
The two bottom
Integrated Products Division
This will
®
Microsemi
This
The
4.
5.
6.
7.
8.
C O N S I D E R A T I O N S
share into the same output load, the phase 2 current is forced to
follow the phase 1 current. It is important to use a larger soft-
start capacitor on phase 2 than phase 1 so that the phase 1
current becomes active before phase 2 becomes active. This will
minimize any start up transient. It is also important to disable
phase 1 and 2 at the same time. Disabling phase 1 without
disabling phase 2, in the Bi-phase mode, allows phase 2 to turn
on and off randomly because it has lost its reference.
limit sensing.
permanent damage to the IC.
transistor to reduce the output noise level. The resistor value
can be changed to optimize the output transient response versus
output noise.
the drive voltage.
voltage on the VC1 pin would be a fixed +12volt supply. When
VC1 is connected to a bootstrap supply the LDO output will
reflect significant switching noise without filtering.
should be connected between the LDDIS pin and the +5volts.
The LDDIS input has a 100K pull down resistor, which keeps
the LDO active until this pin is pulled high. During the power
up sequence the capacitor connected to the LDDIS pin will keep
the LDO off until this capacitor, being charge by the 100K pull
down resistor, goes through the low input threshold level.
Multiple Output LoadSHARE™ PWM
When phases 1 and 2 are used in the Bi-phase mode to current
The minimum R
A resistor has been put in series with the gate of the LDO pass
The LDO controller inside the IC uses the voltage at VC1 as
To delay the turn on of the LDO controller output, a capacitor
P
RODUCTION
If this resistor becomes shorted, it will do
SET
Due to noise considerations ideally the
resistor value is 1k ohm for the current
D
ATA
S
HEET
LX1672
Page 18

Related parts for lx1672