73s1209f68im Maxim Integrated Products, Inc., 73s1209f68im Datasheet - Page 73

no-image

73s1209f68im

Manufacturer Part Number
73s1209f68im
Description
Self-contained Pinpad, Smart Card Reader Ic Uart To Iso7816 / Emv Bridge Ic
Manufacturer
Maxim Integrated Products, Inc.
Datasheet
DS_1209F_004
There are two, two-byte FIFOs that are used to buffer transmit and receive data. During a T=0 processing,
if a parity error is detected by the 73S1209F during message reception, an error signal (BREAK) will be
generated to the smart card. The byte received will be discarded and the firmware notified of the error.
Break generation and receive byte dropping can be disabled under firmware control. During the
transmission of a byte, if an error signal (BREAK) is detected, the last byte is retransmitted again and the
firmware notified. Retransmission can be disabled by firmware. When a correct byte is received, an
interrupt is generated to the firmware, which then reads the byte from the receive FIFO. Receive overruns
are detected by the hardware and reported via an interrupt. During transmission of a message, the
firmware will write bytes into the transmit FIFO. The hardware will send them to the smart card. When the
last byte of a message has been written, the firmware will need to set the LASTTX bit in the
This will cause the hardware to insert the CRC/LRC if in a T=1 protocol mode. CRC/LRC
generation/checking is only provided during T=1 processing. Firmware will need to instruct the smart
function to go into receive mode after this last transmit data byte if it expects a response from the smart
card. At the end of the smart card response, the firmware will put the interface back into transmit mode if
appropriate.
The hardware can check for the following card-related timeouts:
The firmware will load the Wait Time registers with the appropriate value for the operating mode at the
appropriate time.
an interrupt will be generated and the firmware can take appropriate recovery steps. Support is provided
for adding additional guard times between characters using the Extra Guard Time register (EGT) and
between the last byte received by the 73S1209F and the first byte transmitted by the 73S1209F using the
Rev. 1.2
Character Waiting Time (CWT)
Block Waiting Time (BWT)
Initial Waiting Time (IWT)
SCSCLK(5:0)
MCLK =
96MHz
PLL
SCCLK(5:0)
SCSel(3:2)
Figure 18
F/D Register
Figure 17: Smart Card CLK and ETU Generation
shows the guard, block, wait and ATR time definitions. If a timeout occurs,
Pre-Scaler
Pre-Scaler
6 bits
6 bits
1/13
1/13
FDReg(7:4)
7.38M
7.38M
FDReg(3:0)
7.38M
MSCLKE
MSCLK
ETU Divider
FI Decoder
12 bits
1/744
Defaults
in Italics
DIV
DIV
by
by
2
2
9926
73S1209F Data Sheet
3.69M
3.69M
ETUCLK
SYNC
SCLK
CLK
CENTER
EDGE
STXCtl
SFR.
73

Related parts for 73s1209f68im