am49dl6408h Meet Spansion Inc., am49dl6408h Datasheet - Page 54

no-image

am49dl6408h

Manufacturer Part Number
am49dl6408h
Description
Stacked Multi-chip Package Mcp Flash Memory And Sram, 64 Megabit 4 M ? 16-bit Cmos 3.0 Volt-only, Simultaneous Operation Flash Memory And 8 Mbit 512 K ? 16-bit Pseudo Static Ram
Manufacturer
Meet Spansion Inc.
Datasheet
PSEUDO SRAM AC CHARACTERISTICS
Notes:
1. UB#s and LB#s controlled.
2. t
3. t
4. t
5. A write occurs during the overlap (t
52
when asserting UB#s or LB#s for a single byte operation or simultaneously asserting UB#s and LB#s for a double byte operation.
A write ends at the earliest transition when CE1#s goes high and WE# goes high. The t
to the end of write.
CW
WR
AS
is measured from the address valid to the beginning of write.
is measured from CE1#s going low to the end of write.
is measured from the end of write to the address change. t
CE1#s
CE2s
Address
UB#s, LB#s
WE#
Data In
Data Out
WP
A D V A N C E
Figure 31. Pseudo SRAM Write Cycle—
) of low CE#1s and low WE#. A write begins when CE1#s goes low and WE# goes low
High-Z
(See Note 4)
t
AS
UB#s and LB#s Control
Am49DL6408H
I N F O R M A T I O N
WR
(See Note 2)
t
applied in case a write ends as CE1#s or WE# going high.
CW
t
t
AW
WC
(See Note 5)
t
t
CW
(See Note 2)
BW
t
WP
t
DW
Data Valid
WP
t
WR
is measured from the beginning of write
t
DH
(See Note 3)
High-Z
March 12, 2004

Related parts for am49dl6408h