k4d263238k Samsung Semiconductor, Inc., k4d263238k Datasheet - Page 3

no-image

k4d263238k

Manufacturer Part Number
k4d263238k
Description
128mbit Gddr Sdram 1m X 32bit X 4 Banks Double Data Rate Synchronous Dram With Bi-directional Data Strobe And Dll
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k4d263238k-FC50
Manufacturer:
SAMSUNG
Quantity:
8 800
Part Number:
k4d263238k-UC40
Manufacturer:
AD
Quantity:
1 450
Part Number:
k4d263238k-UC50
Manufacturer:
SANDISK
Quantity:
2
Part Number:
k4d263238k-VC40
Manufacturer:
SILICON
Quantity:
2 100
Part Number:
k4d263238k-VC40
Manufacturer:
SAMSUNG
Quantity:
1 000
Part Number:
k4d263238k-VC50
Manufacturer:
ROHM
Quantity:
1 528
1M x 32Bit x 4 Banks Double Data Rate Synchronous DRAM
with Bi-directional Data Strobe and DLL
FEATURES
ORDERING INFORMATION
GENERAL DESCRIPTION
K4D263238K
• 2.5V ± 5% power supply for device operation
• 2.5V ± 5% power supply for I/O interface
• SSTL_2 compatible inputs/outputs
• 4 banks operation
• MRS cycle with address key programs
• Full page burst length for sequential burst type only
• Start address of the full page burst should be even
• All inputs except data & DM are sampled at the positive
• Differential clock input
• Write Interrupted by Read function
FOR 1M x 32Bit x 4 Bank DDR SDRAM
The K4D263238K is 134,217,728 bits of hyper synchronous data rate Dynamic RAM organized as 4 x 1,048,576 words by
32 bits, fabricated with SAMSUNG
extremely high performance up to
operating frequencies, programmable burst length and programmable latencies allow the device to be useful for a variety
of high performance memory system applications.
going edge of the system clock
K4D263238K-GC is the Leaded package part number.
-. Read latency 3 (clock)
-. Burst length (2, 4, 8 and Full page)
-. Burst type (sequential & interleave)
K4D263238K-VC40
K4D263238K-VC50
Part NO.
2.0GB/s/chip.
s high performance CMOS technology. Synchronous features with Data Strobe allow
Max Freq.
250MHz
200MHz
I/O transactions are possible on both edges of the clock cycle. Range of
- 3/19 -
Max Data Rate
500Mbps/pin
400Mbps/pin
• Data I/O transactions on both edges of Data strobe
• DLL aligns DQ and DQS transitions with Clock transition
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• DM for write masking only
• Auto & Self refresh
• 32ms refresh period (4K cycle)
• 144pin FBGA package
• Maximum clock frequency up to 250MHz
• Maximum data rate up to 500Mbps/pin
Interface
SSTL_2
128M GDDR SDRAM
Rev. 1.1 July 2007
144FBGA
Package

Related parts for k4d263238k