k4m56163pg Samsung Semiconductor, Inc., k4m56163pg Datasheet
k4m56163pg
Available stocks
Related parts for k4m56163pg
k4m56163pg Summary of contents
Page 1
... GENERAL DESCRIPTION The K4M56163PG is 268,435,456 bits synchronous high data rate Dynamic RAM organized 4,196,304 words by 16 bits, fabricated with SAMSUNG’s high performance CMOS technol- ogy ...
Page 2
... K4M56163PG - R(B)E/G/C/F FUNCTIONAL BLOCK DIAGRAM Bank Select CLK ADD LCKE LRAS LCBR CLK CKE CS Data Input Register Column Decoder Latency & Burst Length Programming Register LWE LCAS Timing Register RAS CAS WE Mobile SDRAM LWCBR LDQM L(U)DQM ...
Page 3
... K4M56163PG - R(B)E/G/C/F < Bottom View < Top View #A1 Ball Origin Indicator Package Dimension and Pin Configuration *1 > > Mobile SDRAM *2 < Top View > 54Ball(6x9) FBGA VSS DQ15 VSSQ VDDQ ...
Page 4
... K4M56163PG - R(B)E/G/C/F ABSOLUTE MAXIMUM RATINGS Parameter Voltage on any pin relative Voltage on V supply relative Storage temperature Power dissipation Short circuit current NOTES: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommended operating condition. ...
Page 5
... K4M56163PG - R(B)E/G/C/F DC CHARACTERISTICS Recommended operating conditions (Voltage referenced to V Parameter Symbol Operating Current I CC1 (One Bank Active) I CC2 Precharge Standby Current in power-down mode I CC2 I CC2 Precharge Standby Current in non power-down mode I CC2 I CC3 Active Standby Current in power-down mode I CC3 I CC3 Active Standby Current ...
Page 6
... K4M56163PG - R(B)E/G/C/F AC OPERATING TEST CONDITIONS Parameter AC input levels (Vih/Vil) Input timing measurement reference level Input rise and fall time Output timing measurement reference level Output load condition 1.8V 13.9KΩ Output 10.6KΩ Figure 1. DC Output Load Circuit = 1.7V ∼ 1.95V Value 0 0 tr/tf = 1/1 0 See Figure 2 VOH (DC) = VDDQ - 0 ...
Page 7
... K4M56163PG - R(B)E/G/C/F OPERATING AC PARAMETER (AC operating conditions unless otherwise noted) Parameter Row active to row active delay RAS to CAS delay Row precharge time Row active time Row cycle time Last data in to row precharge Last data in to Active delay Last data in to new col. address delay ...
Page 8
... K4M56163PG - R(B)E/G/C/F AC CHARACTERISTICS (AC operating conditions unless otherwise noted) Parameter CAS latency=3 CLK cycle time CAS latency=2 CAS latency=1 CAS latency=3 CLK to valid output delay CAS latency=2 CAS latency=1 CAS latency=3 Output data hold time CAS latency=2 CAS latency=1 CLK high pulse width ...
Page 9
... K4M56163PG - R(B)E/G/C/F SIMPLIFIED TRUTH TABLE COMMAND Register Mode Register Set Auto Refresh Entry Refresh Self Refresh Exit Bank Active & Row Addr. Read & Auto Precharge Disable Column Address Auto Precharge Enable Write & Auto Precharge Disable Column Address Auto Precharge Enable ...
Page 10
... K4M56163PG - R(B)E/G/C/F A. MODE REGISTER FIELD TABLE TO PROGRAM MODES Register Programmed with Normal MRS BA0 ~ BA1 Address A12 ~ A10/AP "0" Setting for Function Normal MRS Normal MRS Mode Test Mode A8 A7 Type Mode Register Set Reserved Reserved Reserved ...
Page 11
... K4M56163PG - R(B)E/G/C/F Partial Array Self Refresh 1. In order to save power consumption, Mobile SDRAM has PASR option. 2. Mobile SDRAM supports 3 kinds of PASR in self refresh mode : full array, 1/2 of full array, 1/4 of full array. BA1=0 BA1=0 BA0=0 BA0=1 BA1=1 BA1=1 BA0=0 BA0=1 - Full Array Internal Temperature Compensated Self Refresh (TCSR) Note : 1 ...
Page 12
... K4M56163PG - R(B)E/G/C/F C. BURST SEQUENCE 1. BURST LENGTH = 4 Initial Address BURST LENGTH = 8 Initial Address Sequential ...