74LVC00AD,118 NXP Semiconductors, 74LVC00AD,118 Datasheet - Page 2

IC QUAD 2-IN NAND GATE 14-SOIC

74LVC00AD,118

Manufacturer Part Number
74LVC00AD,118
Description
IC QUAD 2-IN NAND GATE 14-SOIC
Manufacturer
NXP Semiconductors
Series
74LVCr
Datasheet

Specifications of 74LVC00AD,118

Number Of Circuits
4
Package / Case
14-SOIC (3.9mm Width), 14-SOL
Logic Type
NAND Gate
Number Of Inputs
2
Current - Output High, Low
24mA, 24mA
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Product
NAND
Logic Family
74LVC
High Level Output Current
- 24 mA
Low Level Output Current
24 mA
Propagation Delay Time
6.5 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.2 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Package
14SO
Logic Function
NAND
Minimum Operating Supply Voltage
1.2 V
Maximum Operating Supply Voltage
3.6 V
Maximum Propagation Delay Time @ Maximum Cl
2.1(Typ)@3.3V ns
Logical Function
NAND
Number Of Elements
4
Operating Supply Voltage (typ)
1.8/2.5/3.3V
Operating Temp Range
-40C to 125C
Package Type
SO
Number Of Outputs
1
Technology
CMOS
Mounting
Surface Mount
Pin Count
14
Operating Temperature Classification
Automotive
Quiescent Current
40uA
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
1.2V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-2270-2
74LVC00AD-T
935249960118
Philips Semiconductors
FEATURES
QUICK REFERENCE DATA
GND = 0 V; T
Notes
1. C
2. The condition is V
FUNCTION TABLE
See note 1.
Note
1. H = HIGH voltage level;
2003 Sep 04
t
C
C
PHL
5 V tolerant inputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 to 3.6 V
CMOS low power consumption
Direct interface with TTL levels
Inputs accept voltages up to 5.5 V
Complies with JEDEC standard no. 8-1A
ESD protection:
HBM EIA/JESD22-A114-A exceeds 2000 V
MM EIA/JESD22-A115-A exceeds 200 V.
Specified from 40 to +85 C and 40 to +125 C.
I
PD
Quad 2-input NAND gate
P
f
f
C
V
N = total load switching outputs;
L = LOW voltage level.
i
o
/t
SYMBOL
(C
D
CC
PD
= input frequency in MHz;
L
PLH
= output frequency in MHz;
= output load capacitance in pF;
= C
L
is used to determine the dynamic power dissipation (P
= supply voltage in Volts;
PD
V
CC
amb
2
V
CC
= 25 C; t
nA
f
H
H
o
L
L
2
) = sum of the outputs.
propagation delay nA, nB to nY
input capacitance
power dissipation capacitance per gate
I
f
= GND to V
i
N + (C
r
= t
f
2.5 ns.
PARAMETER
L
CC
INPUT
.
V
CC
2
f
o
) where:
nB
H
H
L
L
2
DESCRIPTION
The 74LVC00A is a high-performance, low-power,
low-voltage, Si-gate CMOS device, superior to most
advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3 or 5 V devices. This
feature allows the use of these devices as translators in a
mixed 3.3 and 5 V environment.
Schmitt-trigger action at all inputs makes the circuit
tolerant for slower input rise and fall times.
The 74LVC00A provides the 2-input NAND function.
D
C
V
CC
L
in W).
= 50 pF; V
= 3.3 V; notes 1 and 2 15
CONDITIONS
CC
= 3.3 V
2.1
4.0
TYPICAL
OUTPUT
Product specification
nY
H
H
H
L
74LVC00A
ns
pF
pF
UNIT

Related parts for 74LVC00AD,118