um61512asw-15 ETC-unknow, um61512asw-15 Datasheet - Page 9

no-image

um61512asw-15

Manufacturer Part Number
um61512asw-15
Description
High Speed Cmos Sram
Manufacturer
ETC-unknow
Datasheet
Timing Waveforms (continued)
Write Cycle 2
(Chip Enable Controlled)
Notes: 1. t
2. A Write occurs during the overlap (t
3. t
4. If the CE1 low transition or the CE2 high transition occurs simultaneously with the WE low transition or after
5. t
6. OE is continuously low. ( OE = V
7. Transition is measured 500mV from steady state. This parameter is sampled and not 100% tested.
Address
D
the WE transition, outputs remain in a high impedance state.
CE1
CE2
WE
AS
CW
D
OUT
WR
IN
is measured from the address valid to the beginning of Write.
is measured from the later of CE going low or CE2 going high to the end of Write.
is measured from the earliest of CE1 or WE going high or CE2 going low to the end of the Write cycle.
t
AS 1
IL
)
WP
(4)
(4)
) of a low CE1, a high CE2 and a low WE .
t
AW
t
WHZ 7
t
t
t
CW 5
WP 2
9
CW 5
t
WC
t
DW
t
WR 3
t
DH
UM61512A

Related parts for um61512asw-15