CY2308SI-1T CYPRESS [Cypress Semiconductor], CY2308SI-1T Datasheet - Page 4

no-image

CY2308SI-1T

Manufacturer Part Number
CY2308SI-1T
Description
3.3 V Zero Delay Buffer
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Available CY2308 Configurations
Zero Delay and Skew Control
To close the feedback loop of the CY2308, the user has to
connect any one of the eight available output pins to FBK pin.
The output driving the FBK pin drives a total load of 7 pF plus
any additional load that it drives. The relative loading of this
output to the remaining outputs adjusts the input-output delay as
shown in the
For applications requiring zero input-output delay, all outputs
including the one providing feedback is equally loaded.
Document Number: 38-07146 Rev. *M
Notes
CY2308-1
CY2308-1H
CY2308-2
CY2308-2
CY2308-3
CY2308-3
CY2308-4
CY2308-5H
5. User has to select one of the available outputs that drive the feedback pin and need to connect selected output pin to FBK pin externally.
6. Output phase is indeterminant (0 ° or 180 ° from input clock). If phase integrity is required, use CY2308-2.
Figure 2. REF. Input to CLKA/CLKB Delay Versus Difference in Loading between FBK Pin and CLKA/CLKB Pins
Device
Figure
2.
Bank A or Bank B
Bank A or Bank B
Bank A
Bank B
Bank A
Bank B
Bank A or Bank B
Bank A or Bank B
Feedback From
[5]
Reference
Reference
Reference
2 × Reference
2 × Reference
4 × Reference
2 × Reference
Reference / 2
If input-output delay adjustments are required, use the
Delay and Skew Control
between the feedback output and remaining outputs.
For zero output-output skew, outputs are loaded equally. For
further information on using CY2308, refer to the application note
CY2308: Zero Delay
Bank A Frequency
Buffer-AN1234.
graph to calculate loading differences
Reference
Reference
Reference / 2
Reference
Reference
2 × Reference
2 × Reference
Reference / 2
Bank B Frequency
[6]
CY2308
Page 4 of 18
Zero
[+] Feedback

Related parts for CY2308SI-1T