ICM7722 ICMIC [IC MICROSYSTEMS], ICM7722 Datasheet - Page 6

no-image

ICM7722

Manufacturer Part Number
ICM7722
Description
12-Bit 1.2v Low Power Dual DAC With Serial Interface and Voltage Output
Manufacturer
ICMIC [IC MICROSYSTEMS]
Datasheet
0
0
0
0
1
1
1
1
1
C3
1
1
1
1
DETAILED DESCRIPTION
The ICM7722 is a 12-bit voltage output Dual
DAC. This device has a 16-bit input shift
register and the DAC has a double buffered
digital input. This DAC has a guaranteed
monotonic behavior and the operating supply
range is from 0.9v to 1.32v.
Reference Input
The reference input accepts positive DC and AC
signals. The voltage at REFIN sets the full-scale
output voltage of both the DACs. To determine
the output voltage for any code, use the
following equation.
Where D is the numeric value of DAC’s decimal
input code, VREF is the reference voltage and n
is number of bits, i.e. 12 for ICM7722.
Output Buffer Amplifier
Dual DAC has two amplifiers with a wide output
voltage swing. The actual swing of the output
amplifier will be limited by offset error and gain
error. See the Applications Information Section
for a more detailed discussion.
The output amplifier can drive a load of 2.0 K
to VDD or GND in parallel with a 500 pF load
capacitance.
C3
Rev A0.1
FUNCTION
0
0
1
1
0
0
1
1
1
C2
C2
1
1
1
1
VOUT = VREF x (D / (2n))
0
0
0
0
0
0
0
0
1
C1
C1
1
1
1
1
0
1
0
1
0
1
0
1
0
C0
C0
1
1
1
1
Data
Data
Data
Data
Data
Data
Data
Data
Data
ICmic reserves the right to change specifications without prior notice
(D11-D0)
DATA
D11~
D5
X
X
X
X
A
B
A
B
A
B
All
All
All
DAC
D4
0
0
0
0
Table 1. Serial Interface Input Word
Input Register transparent, data shifted to DAC register directly, VOA updated
Input Register transparent, data shifted to DAC register directly, VOB updated
Data Shifted to Input Register, VOA unchanged
Data Shifted to Input Register, VOB unchanged
Data Shifted from Input Register to DAC register, VOA updated
Data Shifted from Input Register to DAC register, VOB updated
Input Registers transparent, data shifted to DAC register directly, All VOUT updated
Data Shifted to Input Registers, All VOUT unchanged
Data Shifted from Input Registers to DAC registers, All VOUT updated
Table 2 Shutdown Mode Logic
D3
0
0
0
0
D2
0
0
1
1
D1
0
0
0
0
The output amplifier has a full-scale typical
settling time of 2 µs and it dissipates about 500
µA with a 1.2V supply voltage.
Serial Interface and Input
Logic
This Dual DAC uses a standard 3-wire
connection compatible with SPI/QSP and Micro
wire interfaces. Data is always loaded in 16-
bit words which consist of 4 control bits
(MSBs) followed by 12 bits (see Figure 3).
Serial Data Input
SDI (Serial Data Input) pin is the data input pin
for all the DACs. Data is clocked in on the
falling edge of SCK which has a Schmitt trigger
internally to allow for noise immunity on the
SCK pin. This specially eases the use for opto-
coupled interfaces.
The Chip Select pin which is the 3rd pin of 8
Lead TSSOP package is active low. This pin
frames the input data for synchronous loading
and must be low when data is being clocked into
the part. There is an onboard counter on the
clock input and after the 16th clock pulse
the data is automatically transferred to a 16-bit
input latch and the 4 bit
(C3~C0)
appropriate command is performed depending
on the control word (see Table 1). Chip Select
pin must be pulled high (level-triggered) and
D0
0
1
0
1
DAC
A
A
B
B
is
FUNCTION
then
FUNCTION
DAC O/P, wakeup
Floating Output
DAC O/P, wakeup
Floating Output
decoded
control
ICM7722
and
6
word
the

Related parts for ICM7722