LTC2226 LINER [Linear Technology], LTC2226 Datasheet - Page 22

no-image

LTC2226

Manufacturer Part Number
LTC2226
Description
12-Bit, 65/40/25Msps Low Power 3V ADCs
Manufacturer
LINER [Linear Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC2226CUH#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC2226HLU#PBF
Manufacturer:
Linear Technology
Quantity:
10 000
Part Number:
LTC2226HLX#PBF
Manufacturer:
Linear Technology
Quantity:
10 000
Part Number:
LTC2226HLX#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
LTC2228/LTC2227/LTC2226
APPLICATIONS INFORMATION
digital outputs of the LTC2228/LTC2227/LTC2226 should
drive a minimal capacitive load to avoid possible interaction
between the digital outputs and sensitive input circuitry.
The output should be buffered with a device such as an
ALVCH16373 CMOS latch. For full speed operation the
capacitive load should be kept under 10pF .
Lower OV
from the digital outputs.
Data Format
Using the MODE pin, the LTC2228/LTC2227/LTC2226
parallel digital output can be selected for offset binary
or 2’s complement format. Connecting MODE to GND or
1/3V
MODE to 2/3V
format. An external resistor divider can be used to set the
1/3V
states for the MODE pin.
Table 2. MODE Pin Function
Overfl ow Bit
When OF outputs a logic high the converter is either over-
ranged or underranged.
Output Driver Power
Separate output power and ground pins allow the output
drivers to be isolated from the analog circuitry. The power
supply for the digital output buffers, OV
to the same power supply as for the logic being driven.
For example if the converter is driving a DSP powered
by a 1.8V supply, then OV
1.8V supply.
OV
3.6V. OGND can be powered with any voltage from GND
up to 1V and must be less than OV
will swing between OGND and OV
22
DD
DD
DD
MODE PIN
can be powered with any voltage from 500mV up to
1/3V
2/3V
V
selects offset binary output format. Connecting
or 2/3V
0
DD
DD
DD
DD
voltages will also help reduce interference
DD
DD
or V
logic values. Table 2 shows the logic
OUTPUT FORMAT
DD
2’s Complement
2’s Complement
Offset Binary
Offset Binary
selects 2’s complement output
DD
should be tied to that same
DD
DD
.
. The logic outputs
DD
CYCLE STABILIZER
, should be tied
CLOCK DUTY
Off
Off
On
On
Output Enable
The outputs may be disabled with the output enable pin,
OE. OE high disables all data outputs including OF . The
data access and bus relinquish times are too slow to allow
the outputs to be enabled and disabled during full speed
operation. The output Hi-Z state is intended for use during
long periods of inactivity.
Sleep and Nap Modes
The converter may be placed in shutdown or nap modes
to conserve power. Connecting SHDN to GND results in
normal operation. Connecting SHDN to V
results in sleep mode, which powers down all circuitry
including the reference and typically dissipates 1mW. When
exiting sleep mode it will take milliseconds for the output
data to become valid because the reference capacitors
have to recharge and stabilize. Connecting SHDN to V
and OE to GND results in nap mode, which typically dis-
sipates 15mW. In nap mode, the on-chip reference circuit
is kept on, so that recovery from nap mode is faster than
that from sleep mode, typically taking 100 clock cycles. In
both sleep and nap modes, all digital outputs are disabled
and enter the Hi-Z state.
Grounding and Bypassing
The LTC2228/LTC2227/LTC2226 require a printed circuit
board with a clean, unbroken ground plane. A multilayer
board with an internal ground plane is recommended.
Layout for the printed circuit board should ensure that
digital and analog signal lines are separated as much
as possible. In particular, care should be taken not to
run any digital track alongside an analog signal track or
underneath the ADC.
High quality ceramic bypass capacitors should be used at
the V
tors must be located as close to the pins as possible. Of
particular importance is the 0.1μF capacitor between REFH
and REFL. This capacitor should be placed as close to the
device as possible (1.5mm or less). A size 0402 ceramic
capacitor is recommended. The large 2.2μF capacitor be-
tween REFH and REFL can be somewhat further away. The
traces connecting the pins and bypass capacitors must be
kept short and should be made as wide as possible.
DD
, OV
DD
, V
CM
, REFH, and REFL pins. Bypass capaci-
DD
and OE to V
222876fb
DD
DD

Related parts for LTC2226