IS61C256AL-10J ISSI [Integrated Silicon Solution, Inc], IS61C256AL-10J Datasheet - Page 7

no-image

IS61C256AL-10J

Manufacturer Part Number
IS61C256AL-10J
Description
32K X 8 HIGH-SPEED CMOS STATIC RAM
Manufacturer
ISSI [Integrated Silicon Solution, Inc]
Datasheet
IS61C256AL
WRITE CYCLE NO. 2
WRITE CYCLE NO. 3
Notes:
1. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write,
2. I/O will assume the High-Z state if OE
Integrated Silicon Solution, Inc. — www.issi.com —
Rev. B
10/23/06
ADDRESS
but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the Write.
ADDRESS
D
D
OUT
WE
D
OE
CE
OUT
WE
D
OE
CE
IN
IN
LOW
LOW
LOW
t
SA
t
DATA UNDEFINED
SA
DATA UNDEFINED
(OE is HIGH During Write Cycle)
(OE is LOW During Write Cycle)
V
IH
.
VALID ADDRESS
t
t
t
t
AW
HZWE
AW
HZWE
VALID ADDRESS
t
t
1-800-379-4774
PWE1
WC
t
t
PWE2
(1)
WC
(1,2)
HIGH-Z
HIGH-Z
t
t
SD
SD
DATA
DATA
IN
IN
VALID
VALID
t
t
HD
HD
t
t
LZWE
LZWE
t
t
HA
HA
ISSI
CE_WR2.eps
CE_WR3.eps
®
7

Related parts for IS61C256AL-10J