CY7C1361B CYPRESS [Cypress Semiconductor], CY7C1361B Datasheet - Page 18

no-image

CY7C1361B

Manufacturer Part Number
CY7C1361B
Description
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1361B-100
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C1361B-100AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1361B-100AC
Manufacturer:
CYPRESS
Quantity:
60
Part Number:
CY7C1361B-100BGC
Manufacturer:
MIT
Quantity:
6
Part Number:
CY7C1361B-100BGC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1361B-117AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1361B-117AJC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Document #: 38-05302 Rev. *B
possible to capture all other signals and simply ignore the
value of the CLK captured in the boundary scan register.
Once the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the
boundary scan register between the TDI and TDO balls.
Note that since the PRELOAD part of the command is not
implemented, putting the TAP to the Update-DR state while
performing a SAMPLE/PRELOAD instruction will have the
same effect as the Pause-DR command.
TAP Timing
TAP AC Switching Characteristics
Clock
Output Times
Setup Times
Hold Times
Notes:
10. Test conditions are specified using the load in TAP AC test Conditions. T.
Parameter
9.
t
t
t
t
t
t
CS and
t
t
TDOV
TDOX
TMSS
TMSH
TCYC
TDIS
TDIH
t
t
t
t
t
CH
TH
CS
TF
TL
t
CH refer to the setup and hold time requirements of latching data from the boundary scan register.
TCK Clock Cycle Time
TCK Clock Frequency
TCK Clock HIGH time
TCK Clock LOW time
TCK Clock LOW to TDO Valid
TCK Clock LOW to TDO Invalid
TMS Set-Up to TCK Clock Rise
TDI Set-Up to TCK Clock Rise
Capture Set-Up to TCK Rise
TMS hold after TCK Clock Rise
TDI Hold after Clock Rise
Capture Hold after Clock Rise
Test Mode Select
Test Data-Out
Test Data-In
Test Clock
(TDO)
(TMS)
(TCK)
(TDI)
1
Description
Over the operating Range
t TMSS
t TDIS
2
t TMSH
t TDIH
t TH
DON’T CARE
R
/t
t
TL
F
= 1ns
3
BYPASS
When the BYPASS instruction is loaded in the instruction
register and the TAP is placed in a Shift-DR state, the bypass
register is placed between the TDI and TDO balls. The
advantage of the BYPASS instruction is that it shortens the
boundary scan path when multiple devices are connected
together on a board.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
t CYC
[9, 10]
UNDEFINED
4
t TDOX
t TDOV
5
Min.
50
25
25
0
5
5
5
5
5
5
6
Max.
20
5
CY7C1361B
CY7C1363B
Page 18 of 34
MHz
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for CY7C1361B