CAT24C256 CATALYST [Catalyst Semiconductor], CAT24C256 Datasheet - Page 8

no-image

CAT24C256

Manufacturer Part Number
CAT24C256
Description
256-Kb I2C CMOS Serial EEPROM
Manufacturer
CATALYST [Catalyst Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT24C256HU4IGT3
Manufacturer:
ON Semiconductor
Quantity:
2 100
Part Number:
CAT24C256LI-G
Manufacturer:
ON
Quantity:
5 000
Part Number:
CAT24C256LI-G
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
CAT24C256LI-G
Quantity:
102 250
Part Number:
CAT24C256LI-G (
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT24C256LIG
Manufacturer:
ON
Quantity:
6 155
Part Number:
CAT24C256WI
Manufacturer:
MXIC
Quantity:
14
Part Number:
CAT24C256WI-G
Manufacturer:
ON Semiconductor
Quantity:
20
Part Number:
CAT24C256WI-G
Manufacturer:
CSI
Quantity:
20 000
Part Number:
CAT24C256WI-GT3
Manufacturer:
CSI
Quantity:
20 000
Part Number:
CAT24C256WI-GT3
0
Company:
Part Number:
CAT24C256WI-GT3
Quantity:
2 195
Company:
Part Number:
CAT24C256WI-GT3
Quantity:
12 000
Company:
Part Number:
CAT24C256WI-GT3
Quantity:
94
Company:
Part Number:
CAT24C256WI-GT3
Quantity:
30 000
Part Number:
CAT24C256XI-T2
Manufacturer:
ON/安森美
Quantity:
20 000
CAT24C256
READ OPERATIOnS
Immediate Address Read
In standby mode, the CAT24C256 internal address
counter points to the data byte immediately following the
last byte accessed by a previous operation. If that ‘previ-
ous’ byte was the last byte in memory, then the address
st
counter will point to the 
memory byte, etc.
When, following a START, the CAT24C256 is presented
with a Slave address containing a ‘’ in the R/W bit
position (Figure 8), it will acknowledge (ACK) in the 9
th
clock cycle, and will then transmit data being pointed
at by the internal address counter. The Master can stop
further transmission by issuing a NoACK, followed by a
STOP condition.
Selective Read
The Read operation can also be started at an address
different from the one stored in the internal address
counter. The address counter can be initialized by per-
forming a ‘dummy’ Write operation (Figure 9). Here the
START is followed by the Slave address (with the R/W
bit set to ‘0’) and the desired two byte address. Instead
nd
of following up with data, the Master then issues a 2
START, followed by the ‘Immediate Address Read’ se-
quence, as described earlier.
Sequential Read
st
If the Master acknowledges the 
data byte transmitted
by the CAT24C256, then the device will continue trans-
mitting as long as each data byte is acknowledged by
the Master (Figure 0). If the end of memory is reached
during sequential Read, then the address counter will
‘wrap-around’ to the beginning of memory, etc. Sequential
Read works with either ‘Immediate Address Read’ or
‘Selective Read’, the only difference being the starting
byte address.
© 2007 by Catalyst Semiconductor, Inc.
Doc. No. 04, Rev. D
8
Characteristics subject to change without notice

Related parts for CAT24C256