ADF4111 AD [Analog Devices], ADF4111 Datasheet - Page 10

no-image

ADF4111

Manufacturer Part Number
ADF4111
Description
RF PLL Frequency Synthesizers
Manufacturer
AD [Analog Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADF4111BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADF4111BRU
Manufacturer:
P-DUKE
Quantity:
294
Part Number:
ADF4111BRUZ
Manufacturer:
ADI
Quantity:
2
Part Number:
ADF4111BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADF4111BRUZ-RL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADF4111BRUZ-RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADF4110/ADF4111/ADF4112/ADF4113
CIRCUIT DESCRIPTION
REFERENCE INPUT SECTION
The reference input stage is shown in Figure 24. SW1 and SW2
are normally-closed switches. SW3 is normally-open. When
power-down is initiated, SW3 is closed and SW1 and SW2 are
opened. This ensures that there is no loading of the REF
on power-down.
RF INPUT STAGE
The RF input stage is shown in Figure 25. It is followed by a
2-stage limiting amplifier to generate the CML (Current Mode
Logic) clock levels needed for the prescaler.
PRESCALER (P/P+1)
The dual-modulus prescaler (P/P+1), along with the A and B
counters, enables the large division ratio, N, to be realized
(N = BP + A). The dual-modulus prescaler, operating at CML
levels, takes the clock from the RF input stage and divides it
down to a manageable frequency for the CMOS A and B counters.
The prescaler is programmable. It can be set in software to 8/9,
16/17, 32/33, or 64/65. It is based on a synchronous 4/5 core.
A AND B COUNTERS
The A and B CMOS counters combine with the dual modulus
prescaler to allow a wide ranging division ratio in the PLL feed-
back counter. The counters are specified to work when the
prescaler output is 200 MHz or less. Thus, with an RF input
frequency of 2.5 GHz, a prescaler value of 16/17 is valid but a
value of 8/9 is not valid.
RF
RF
REF
Figure 24. Reference Input Stage
IN
IN
IN
A
B
GENERATOR
NC
Figure 25. RF Input Stage
POWER-DOWN
SW1
BIAS
CONTROL
NO
NC
500
SW3
SW2
100k
1.6V
500
BUFFER
AGND
AV
TO R COUNTER
DD
IN
pin
–10–
Pulse Swallow Function
The A and B counters, in conjunction with the dual modulus
prescaler, make it possible to generate output frequencies that
are spaced only by the Reference Frequency divided by R. The
equation for the VCO frequency is as follows:
f
P
B
A
f
R
R COUNTER
The 14-bit R counter allows the input reference frequency to be
divided down to produce the reference clock to the phase fre-
quency detector (PFD). Division ratios from 1 to 16,383 are
allowed.
PHASE FREQUENCY DETECTOR (PFD) AND CHARGE
PUMP
The PFD takes inputs from the R counter and N counter
(N = BP + A) and produces an output proportional to the phase
and frequency difference between them. Figure 27 is a simpli-
fied schematic. The PFD includes a programmable delay element
which controls the width of the antibacklash pulse. This pulse
ensures that there is no dead zone in the PFD transfer function
and minimizes phase noise and reference spurs. Two bits in the
Reference Counter Latch, ABP2 and ABP1 control the width
of the pulse. See Table III.
VCO
REFIN
INPUT STAGE
FROM RF
Output frequency of external voltage controlled oscilla-
tor (VCO).
Preset modulus of dual modulus prescaler
Preset Divide Ratio of binary 13-bit counter (3 to 8191).
Preset Divide Ratio of binary 6-bit swallow counter (0 to
63).
Output frequency of the external reference frequency
oscillator.
Preset divide ratio of binary 14-bit programmable refer-
ence counter (1 to 16383).
Figure 26. A and B Counters
f
MODULUS
CONTROL
VCO
N = BP + A
PRESCALER
= [(P × B) + A] × f
P/P + 1
LOAD
LOAD
COUNTER
COUNTER
13-BIT B
6-BIT A
REFIN
/R
TO PFD
REV. 0

Related parts for ADF4111