DS3231S- MAXIM [Maxim Integrated Products], DS3231S- Datasheet - Page 6

no-image

DS3231S-

Manufacturer Part Number
DS3231S-
Description
Extremely Accurate I2C-Integrated
Manufacturer
MAXIM [Maxim Integrated Products]
Datasheet
Extremely Accurate I
RTC/TCXO/Crystal
WARNING: Negative undershoots below -0.3V while the part is in battery-backed mode may cause loss of data.
Note 1: Limits at -40°C are guaranteed by design and not production tested.
Note 2: All voltages are referenced to ground.
Note 3: I
Note 4: Current is the averaged input current, which includes the temperature conversion current.
Note 5: The RST pin has an internal 50kΩ (nominal) pullup resistor to V
Note 6: After this period, the first clock pulse is generated.
Note 7: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V
Note 8: The maximum t
Note 9: A fast-mode device can be used in a standard-mode system, but the requirement t
Note 10: C
Note 11: The parameter t
Note 12: This delay applies only if the oscillator is enabled and running. If the EOSC bit is a 1, t
6
SDA
SCL
NOTE: TIMING IS REFERENCED TO V
_____________________________________________________________________
STOP
to bridge the undefined region of the falling edge of SCL.
is automatically the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the
low period of the SCL signal, it must output the next data bit to the SDA line t
before the SCL line is released.
0.0V ≤ V
ly goes high. The state of RST does not affect the I
CCA
B
t
BUF
—total capacitance of one bus line in pF.
—SCL clocking at max frequency = 400kHz.
START
CC
t
HD:STA
≤ V
IL(MAX)
CC(MAX)
HD:DAT
OSF
t
LOW
AND V
is the period of time the oscillator must be stopped for the OSF flag to be set over the voltage range of
needs only to be met if the device does not stretch the low period (t
IH(MIN)
and 2.3V ≤ V
t
R
.
t
HD:DAT
BAT
≤ 3.4V.
t
HIGH
t
F
2
2
t
SU:DAT
C interface, RTC, or TCXO.
C-Integrated
REPEATED
CC
START
.
Data Transfer on I
t
SU:STA
t
HD:STA
R(MAX)
SU:DAT
+ t
REC
SU:DAT
is bypassed and RST immediate-
LOW
≥ 250ns must then be met. This
= 1000 + 250 = 1250ns
) of the SCL signal.
t
SP
IH(MIN)
2
C Serial Bus
of the SCL signal)
t
SU:STO

Related parts for DS3231S-